

# **Compa Family GTP User Guide**

(UG030008, V1.2) (16.08.2023)

Shenzhen Pango Microsystems Co., Ltd.
All Rights Reserved. Any infringement will be subject to legal action.



## **Revisions History**

## **Document Revisions**

| Version | Date of Release | Revisions        |
|---------|-----------------|------------------|
| V1.2    | 16.08.2023      | Initial release. |
|         |                 |                  |

(UG030008, V1.2) 1 / 161



#### **About this Manual**

#### **Terms and Abbreviations**

| Terms and Abbreviations | Meaning                      |
|-------------------------|------------------------------|
| GTP                     | Generic Technology Primitive |
|                         |                              |

#### **Related Documentation**

The following documentation is related to this manual:

- 1. UG030001\_Compa Family CPLDs Configurable Logic Module (CLM) User Guide
- 2. UG030002\_Compa Family CPLDs Dedicated RAM Module (DRM) User Guide
- 3. UG030003\_Compa Family CPLDs Clock Resources (Clock&PLL) User Guide
- 4. UG030005\_Compa Family CPLDs Input/Output Interface (IO) User Guide
- 5. UG030007\_Compa Family CPLDs Embedded Hard Core User Guide

(UG030008, V1.2) 2 / 161



## **Table of Contents**

| Revisions History                  | 1  |
|------------------------------------|----|
| About this Manual                  | 2  |
| Table of Contents                  | 3  |
| Tables                             | 15 |
| Figures                            | 20 |
| Chapter 1 Trigger GTPs             | 23 |
| 1.1 GTP_DFF                        | 23 |
| 1.1.1 Description of Functionality | 23 |
| 1.1.2 Port Description             | 23 |
| 1.1.3 Paramater Description        | 23 |
| 1.1.4 Instantiation template       | 24 |
| 1.2 GTP_DFF_C                      | 24 |
| 1.2.1 Description of Functionality | 24 |
| 1.2.2 Port Description             | 24 |
| 1.2.3 Paramater Description        | 24 |
| 1.2.4 Instantiation template       | 25 |
| 1.3 GTP_DFF_E                      | 25 |
| 1.3.1 Description of Functionality | 25 |
| 1.3.2 Port Description             | 25 |
| 1.3.3 Paramater Description        | 26 |
| 1.3.4 Instantiation template       | 26 |
| 1.4 GTP_DFF_CE                     | 26 |
| 1.4.1 Description of Functionality | 26 |
| 1.4.2 Port Description             | 26 |
| 1.4.3 Paramater Description        | 27 |
| 1.4.4 Instantiation template       | 27 |
| 1.5 GTP_DFF_P                      | 27 |
| 1.5.1 Description of Functionality | 27 |
| 1.5.2 Port Description             | 28 |
| 1.5.3 Paramater Description        | 28 |
| 1.5.4 Instantiation template       | 28 |
| 1.6 GTP_DFF_PE                     | 28 |
| 1.6.1 Description of Functionality | 28 |
| 1.6.2 Port Description             | 29 |
| 1.6.3 Paramater Description        | 29 |
| 1.6.4 Instantiation template       | 29 |
|                                    |    |



| 1.7 GTP_DFF_R                       |    |
|-------------------------------------|----|
| 1.7.1 Description of Functionality  | 30 |
| 1.7.2 Port Description              | 30 |
| 1.7.3 Paramater Description         | 30 |
| 1.7.4 Instantiation template        |    |
| 1.8 GTP_DFF_RE                      | 31 |
| 1.8.1 Description of Functionality  | 31 |
| 1.8.2 Port Description              | 31 |
| 1.8.3 Paramater Description         |    |
| 1.8.4 Instantiation template        |    |
| 1.9 GTP_DFF_S                       |    |
| 1.9.1 Description of Functionality  |    |
| 1.9.2 Port Description              |    |
| 1.9.3 Paramater Description         |    |
| 1.9.4 Instantiation template        |    |
| 1.10 GTP_DFF_SE                     |    |
| 1.10.1 Description of Functionality |    |
| 1.10.2 Port Description             |    |
| 1.10.3 Paramater Description        |    |
| 1.10.4 Instantiation template       |    |
| Chapter 2 Latch GTPs                |    |
| 2.1 GTP_DLATCH                      |    |
| 2.1.1 Description of Functionality  |    |
| 2.1.2 Port Description              |    |
| 2.1.3 Instantiation template        |    |
| 2.2 GTP_DLATCH_E                    |    |
| 2.2.1 Description of Functionality  | 36 |
| 2.2.2 Port Description              | 36 |
| 2.2.3 Instantiation template        |    |
| 2.3 GTP_DLATCH_C                    |    |
| 2.3.1 Description of Functionality  |    |
| 2.3.2 Port Description              |    |
| 2.3.3 Instantiation template        |    |
| 2.4 GTP_DLATCH_CE                   |    |
| 2.4.1 Description of Functionality  |    |
| 2.4.2 Port Description              |    |
| 2.4.3 Instantiation template        |    |
| 2.5 GTP_DLATCH_P                    |    |
| 2.5.1 Description of Functionality  |    |
|                                     |    |



| 2.5.2 Port Description             |    |
|------------------------------------|----|
| 2.5.3 Instantiation template       | 39 |
| 2.6 GTP_DLATCH_PE                  | 40 |
| 2.6.1 Description of Functionality | 40 |
| 2.6.2 Port Description             | 40 |
| 2.6.3 Instantiation template       | 41 |
| Chapter 3 LUT-related GTP          | 42 |
| 3.1 GTP_ONE                        | 42 |
| 3.1.1 Description of Functionality |    |
| 3.1.2 Port Description             | 42 |
| 3.1.3 Instantiation template       |    |
| 3.2 GTP_ZERO                       |    |
| 3.2.1 Description of Functionality |    |
| 3.2.2 Port Description             | 43 |
| 3.2.3 Instantiation template       | 43 |
| 3.3 GTP_BUF                        | 43 |
| 3.3.1 Description of Functionality | 43 |
| 3.3.2 Port Description             | 43 |
| 3.3.3 Functional Description       | 43 |
| 3.3.4 Instantiation template       |    |
| 3.4 GTP_INV                        | 44 |
| 3.4.1 Description of Functionality | 44 |
| 3.4.2 Port Description             | 44 |
| 3.4.3 Instantiation template       | 44 |
| 3.5 GTP_LUT1                       | 44 |
| 3.5.1 Description of Functionality | 44 |
| 3.5.2 Port Description             | 45 |
| 3.5.3 Paramater Description        | 45 |
| 3.5.4 Instantiation template       | 45 |
| 3.6 GTP_LUT2                       | 46 |
| 3.6.1 Description of Functionality | 46 |
| 3.6.2 Port Description             | 46 |
| 3.6.3 Paramater Description        | 46 |
| 3.6.4 Instantiation template       | 47 |
| 3.7 GTP_LUT3                       | 47 |
| 3.7.1 Description of Functionality | 47 |
| 3.7.2 Port Description             | 47 |
| 3.7.3 Paramater Description        | 48 |
| 3.7.4 Instantiation template       | 48 |
|                                    |    |



| 3.8 GTP_LUT4                        | 48 |
|-------------------------------------|----|
| 3.8.1 Description of Functionality  | 48 |
| 3.8.2 Port Description              | 49 |
| 3.8.3 Paramater Description         | 50 |
| 3.8.4 Instantiation template        | 50 |
| 3.9 GTP_LUT5                        | 50 |
| 3.9.1 Description of Functionality  | 50 |
| 3.9.2 Port Description              | 50 |
| 3.9.3 Paramater Description         | 52 |
| 3.9.4 Instantiation template        | 52 |
| 3.10 GTP_LUT5CARRY                  | 52 |
| 3.10.1 Description of Functionality | 52 |
| 3.10.2 Port Description             | 53 |
| 3.10.3 Paramater Description        | 53 |
| 3.10.4 Instantiation template       | 54 |
| 3.11 GTP_LUT6                       | 54 |
| 3.11.1 Description of Functionality | 54 |
| 3.11.2 Port Description             | 55 |
| 3.11.3 Paramater Description        | 57 |
| 3.11.4 Instantiation template       | 57 |
| 3.12 GTP_LUT7                       | 57 |
| 3.12.1 Description of Functionality | 57 |
| 3.12.2 Port Description             | 58 |
| 3.12.3 Paramater Description        | 62 |
| 3.12.4 Instantiation template       | 62 |
| 3.13 GTP_LUT8                       | 62 |
| 3.13.1 Description of Functionality | 62 |
| 3.13.2 Port Description             | 63 |
| 3.13.3 Paramater Description        | 70 |
| 3.13.4 Instantiation template       | 70 |
| 3.14 GTP_LUTMUX4                    | 71 |
| 3.14.1 Description of Functionality | 71 |
| 3.14.2 Port Description             | 71 |
| 3.14.3 Instantiation template       | 72 |
| Chapter 4 ROM & RAM Related GTPs    | 73 |
| 4.1 GTP_ROM32X1                     | 73 |
| 4.1.1 Description of Functionality  | 73 |
| 4.1.2 Port Description              | 73 |
| 4.1.3 Paramater Description         | 74 |



| 4.1.4 Functional Description       | 74 |
|------------------------------------|----|
| 4.1.5 Instantiation template       | 74 |
| 4.2 GTP_ROM64X1                    | 75 |
| 4.2.1 Description of Functionality | 75 |
| 4.2.2 Port Description             | 75 |
| 4.2.3 Paramater Description        | 75 |
| 4.2.4 Functional Description       | 76 |
| 4.2.5 Instantiation template       | 76 |
| 4.3 GTP_ROM128X1                   | 77 |
| 4.3.1 Description of Functionality | 77 |
| 4.3.2 Port Description             | 77 |
| 4.3.3 Paramater Description        | 77 |
| 4.3.4 Functional Description       | 78 |
| 4.3.5 Instantiation template       | 78 |
| 4.4 GTP_ROM256X1                   | 79 |
| 4.4.1 Description of Functionality | 79 |
| 4.4.2 Port Description             | 79 |
| 4.4.3 Paramater Description        | 80 |
| 4.4.4 Functional Description       | 80 |
| 4.4.5 Instantiation template       | 80 |
| 4.5 GTP_RAM16X4SP                  | 81 |
| 4.5.1 Description of Functionality | 81 |
| 4.5.2 Port Description             | 81 |
| 4.5.3 Paramater Description        | 82 |
| 4.5.4 Functional Description       | 82 |
| 4.5.5 Instantiation template       | 82 |
| 4.6 GTP_RAM16X4DP                  | 82 |
| 4.6.1 Description of Functionality | 82 |
| 4.6.2 Port Description             | 83 |
| 4.6.3 Paramater Description        | 83 |
| 4.6.4 Functional Description       | 83 |
| 4.6.5 Instantiation template       | 84 |
| 4.7 GTP_RAM16X1SP                  | 84 |
| 4.7.1 Description of Functionality | 84 |
| 4.7.2 Port Description             | 85 |
| 4.7.3 Paramater Description        | 85 |
| 4.7.4 Functional Description       | 85 |
| 4.7.5 Instantiation template       | 85 |
| 4.8 GTP_RAM16X1DP                  | 86 |
|                                    |    |



| 4.8.1 Description of Functionality  | 86  |
|-------------------------------------|-----|
| 4.8.2 Port Description              | 86  |
| 4.8.3 Paramater Description         | 86  |
| 4.8.4 Functional Description        | 86  |
| 4.8.5 Instantiation template        | 87  |
| 4.9 GTP_DRM9K_E1                    | 87  |
| 4.9.1 Description of Functionality  | 87  |
| 4.9.2 Port Description              | 88  |
| 4.9.3 Paramater Description         | 89  |
| 4.9.4 Functional Description        | 90  |
| 4.9.5 Instantiation template        | 90  |
| 4.10 GTP_FIFO9K                     | 94  |
| 4.10.1 Description of Functionality | 94  |
| 4.10.2 Port Description             | 94  |
| 4.10.3 Paramater Description        | 95  |
| 4.10.4 Functional Description       | 96  |
| 4.10.5 Instantiation template       | 96  |
| Chapter 5 BUF-related GTPs          | 97  |
| 5.1 GTP_INBUF                       | 97  |
| 5.1.1 Description of Functionality  | 97  |
| 5.1.2 Port Description              | 97  |
| 5.1.3 Paramater Description         | 97  |
| 5.1.4 Instantiation template        | 97  |
| 5.2 GTP_INBUFDS                     | 98  |
| 5.2.1 Description of Functionality  | 98  |
| 5.2.2 Port Description              | 98  |
| 5.2.3 Paramater Description         | 98  |
| 5.2.4 Instantiation template        | 98  |
| 5.3 GTP_INBUFG                      | 99  |
| 5.3.1 Description of Functionality  | 99  |
| 5.3.2 Port Description              | 99  |
| 5.3.3 Paramater Description         | 99  |
| 5.3.4 Instantiation template        | 99  |
| 5.4 GTP_INBUFGDS                    | 100 |
| 5.4.1 Description of Functionality  | 100 |
| 5.4.2 Port Description              | 100 |
| 5.4.3 Paramater Description         | 100 |
| 5.4.4 Instantiation template        | 100 |
| 5.5 GTP_INBUFE                      | 101 |



| 5.5.1 Description of Functionality  | 101 |
|-------------------------------------|-----|
| 5.5.2 Port Description              |     |
| 5.5.3 Paramater Description         |     |
| 5.5.4 Instantiation template        |     |
| 5.6 GTP_INBUFEDS                    |     |
| 5.6.1 Description of Functionality  |     |
| 5.6.2 Port Description              |     |
| 5.6.3 Paramater Description         |     |
| 5.6.4 Instantiation template        |     |
| 5.7 GTP_IOBUF                       |     |
| 5.7.1 Description of Functionality  |     |
| 5.7.2 Port Description              |     |
| 5.7.3 Paramater Description         |     |
| 5.7.4 Instantiation template        |     |
| 5.8 GTP_IOBUFCO                     |     |
| 5.8.1 Description of Functionality  |     |
| 5.8.2 Port Description              |     |
| 5.8.3 Paramater Description         |     |
| 5.8.4 Instantiation template        |     |
| 5.9 GTP_OUTBUF Usage Instructions   |     |
| 5.9.1 Description of Functionality  |     |
| 5.9.2 Port Description              |     |
| 5.9.3 Paramater Description         |     |
| 5.9.4 Instantiation template        |     |
| 5.10 GTP_OUTBUFCO                   |     |
| 5.10.1 Description of Functionality |     |
| 5.10.2 Port Description             |     |
| 5.10.3 Paramater Description        |     |
| 5.10.4 Instantiation template       |     |
| 5.11 GTP_OUTBUFDS                   |     |
| 5.11.1 Description of Functionality |     |
| 5.11.2 Port Description             |     |
| 5.11.3 Paramater Description        |     |
| 5.11.4 Instantiation template       |     |
| 5.12 GTP_OUTBUFT                    |     |
| 5.12.1 Description of Functionality |     |
| 5.12.2 Port Description             |     |
| 5.12.3 Paramater Description        |     |
| 5.12.4 Instantiation template       | 110 |
|                                     |     |



| 5.13 GTP_OUTBUFTCO                  | 110 |
|-------------------------------------|-----|
| 5.13.1 Description of Functionality | 110 |
| 5.13.2 Port Description             | 110 |
| 5.13.3 Paramater Description        | 111 |
| 5.13.4 Instantiation template       | 111 |
| 5.14 GTP_OUTBUFTDS                  | 111 |
| 5.14.1 Description of Functionality | 111 |
| 5.14.2 Port Description             | 111 |
| 5.14.3 Paramater Description        | 112 |
| 5.14.4 Instantiation template       | 112 |
| 5.15 GTP_IOBUF_RX_MIPI              | 112 |
| 5.15.1 Description of Functionality | 112 |
| 5.15.2 Port Description             | 113 |
| 5.15.3 Paramater Description        | 114 |
| 5.15.4 Instantiation template       | 114 |
| 5.16 GTP_IOBUF_TX_MIPI              | 114 |
| 5.16.1 Description of Functionality | 114 |
| 5.16.2 Port Description             | 115 |
| 5.16.3 Paramater Description        | 116 |
| 5.16.4 Instantiation template       | 116 |
| Chapter 6 IO Logic-related GTPs     | 117 |
| 6.1 GTP_ISERDES_E1                  | 117 |
| 6.1.1 Description of Functionality  | 117 |
| 6.1.2 Port Description              | 117 |
| 6.1.3 Paramater Description         | 118 |
| 6.1.4 Functional Description        | 118 |
| 6.1.5 Instantiation template        | 118 |
| 6.2 GTP_OSERDES_E1                  | 118 |
| 6.2.1 Description of Functionality  | 118 |
| 6.2.2 Port Description              | 119 |
| 6.2.3 Paramater Description         | 119 |
| 6.2.4 Functional Description        | 119 |
| 6.2.5 Instantiation template        | 119 |
| 6.3 GTP_IDDR                        |     |
| 6.3.1 Description of Functionality  |     |
| 6.3.2 Port Description              |     |
| 6.3.3 Paramater Description         |     |
| 6.3.4 Functional Description        |     |
| 6.3.5 Instantiation template        |     |
|                                     |     |



| 6.4 GTP_ODDR                       |     |
|------------------------------------|-----|
| 6.4.1 Description of Functionality |     |
| 6.4.2 Port Description             |     |
| 6.4.3 Paramater Description        |     |
| 6.4.4 Functional Description       |     |
| 6.4.5 Instantiation template       |     |
| 6.5 GTP_IODELAY_E1                 |     |
| 6.5.1 Description of Functionality |     |
| 6.5.2 Port Description             |     |
| 6.5.3 Paramater Description        |     |
| 6.5.4 Instantiation template       |     |
| Chapter 7 Clock-Related GTPs       | 125 |
| 7.1 GTP_CLKBUFG                    |     |
| 7.1.1 Description of Functionality |     |
| 7.1.2 Port Description             |     |
| 7.1.3 Instantiation template       |     |
| 7.2 GTP_BUFGS                      |     |
| 7.2.1 Description of Functionality |     |
| 7.2.2 Port Description             |     |
| 7.2.3 Functional Description       |     |
| 7.2.4 Instantiation template       |     |
| 7.3 GTP_CLKBUFGCE                  |     |
| 7.3.1 Description of Functionality |     |
| 7.3.2 Port Description             |     |
| 7.3.3 Paramater Description        |     |
| 7.3.4 Functional Description       |     |
| 7.3.5 Instantiation template       |     |
| 7.4 GTP_CLKBUFGMUX                 |     |
| 7.4.1 Description of Functionality |     |
| 7.4.2 Port Description             |     |
| 7.4.3 Paramater Description        |     |
| 7.4.4 Functional Description       |     |
| 7.4.5 Instantiation template       |     |
| 7.5 GTP_IOCLKBUF                   |     |
| 7.5.1 Description of Functionality |     |
| 7.5.2 Port Description             |     |
| 7.5.3 Paramater Description        |     |
| 7.5.4 Functional Description       |     |
| 7.5.5 Instantiation template       |     |



| 7.6 GTP_IOCLKDIV_E1                 |     |
|-------------------------------------|-----|
| 7.6.1 Description of Functionality  |     |
| 7.6.2 Port Description              |     |
| 7.6.3 Paramater Description         |     |
| 7.6.4 Functional Description        |     |
| 7.6.5 Instantiation template        |     |
| 7.7 GTP_IOCLKMUX                    |     |
| 7.7.1 Description of Functionality  |     |
| 7.7.2 Port Description              |     |
| 7.7.3 Functional Description        |     |
| 7.7.4 Instantiation template        |     |
| 7.8 GTP_IOCLKDELAY                  |     |
| 7.8.1 Description of Functionality  |     |
| 7.8.2 Port Description              |     |
| 7.8.3 Paramater Description         |     |
| 7.8.4 Functional Description        |     |
| 7.8.5 Instantiation template        |     |
| 7.9 GTP_OSC_E2                      |     |
| 7.9.1 Description of Functionality  |     |
| 7.9.2 Port Description              | 136 |
| 7.9.3 Paramater Description         |     |
| 7.9.4 Functional Description        |     |
| 7.9.5 Instantiation template        | 136 |
| 7.10 GTP_PLL_E2                     |     |
| 7.10.1 Description of Functionality |     |
| 7.10.2 Port Description             |     |
| 7.10.3 Paramater Description        |     |
| 7.10.4 Functional Description       | 142 |
| Chapter 8 Embedded Hard Core GTP    | 143 |
| 8.1 GTP_I2C                         |     |
| 8.1.1 Description of Functionality  | 143 |
| 8.1.2 Port Description              | 143 |
| 8.1.3 Paramater Description         | 143 |
| 8.1.4 Functional Description        | 144 |
| 8.1.5 Instantiation template        | 144 |
| 8.2 GTP_SPI                         |     |
| 8.2.1 Description of Functionality  |     |
| 8.2.2 Port Description              |     |
| 8.2.3 Functional Description        |     |
|                                     |     |



| 8.2.4 Instantiation template       |     |
|------------------------------------|-----|
| 8.3 GTP_TIMER                      | 146 |
| 8.3.1 Description of Functionality | 146 |
| 8.3.2 Port Description             | 146 |
| 8.3.3 Functional Description       | 146 |
| 8.3.4 Instantiation template       | 147 |
| 8.4 GTP_POWERCTL                   | 147 |
| 8.4.1 Description of Functionality | 147 |
| 8.4.2 Port Description             | 147 |
| 8.4.3 Functional Description       | 148 |
| 8.4.4 Instantiation template       | 149 |
| 8.5 GTP_BANKCTL                    | 149 |
| 8.5.1 Description of Functionality | 149 |
| 8.5.2 Port Description             |     |
| 8.5.3 Paramater Description        |     |
| 8.5.4 Functional Description       |     |
| 8.5.5 Instantiation template       | 150 |
| Chapter 9 Other GTPs               | 151 |
| 9.1 GTP_DLL_E1                     |     |
| 9.1.1 Description of Functionality |     |
| 9.1.2 Port Description             | 151 |
| 9.1.3 Paramater Description        |     |
| 9.1.4 Functional Description       |     |
| 9.2 GTP_GRS                        |     |
| 9.2.1 Description of Functionality |     |
| 9.2.2 Port Description             |     |
| 9.2.3 Instantiation template       |     |
| 9.3 GTP_START_E1                   |     |
| 9.3.1 Description of Functionality |     |
| 9.3.2 Port Description             |     |
| 9.3.3 Functional Description       |     |
| 9.3.4 Instantiation template       |     |
| 9.4 GTP_SCANCHAIN_E1               |     |
| 9.4.1 Description of Functionality |     |
| 9.4.2 Port Description             |     |
| 9.4.3 Paramater Description        |     |
| 9.4.4 Functional Description       |     |
| 9.4.5 Instantiation template       | 154 |
| 9.5 GTP_UDID                       |     |
|                                    |     |



| 9.5.1 Description of Functionality | 155 |
|------------------------------------|-----|
| 9.5.2 Port Description             |     |
| 9.5.3 Paramater Description        |     |
| 9.5.4 Functional Description       |     |
| 9.5.5 Instantiation template       | 156 |
| 9.6 GTP_RBCRC                      | 156 |
| 9.6.1 Description of Functionality |     |
| 9.6.2 Port Description             |     |
| 9.6.3 Functional Description       | 157 |
| 9.6.4 Instantiation template       |     |
| 9.7 GTP_APB                        |     |
| 9.7.1 Description of Functionality |     |
| 9.7.2 Port Description             |     |
| 9.7.3 Functional Description       |     |
| 9.7.4 Instantiation template       | 160 |
| Disclaimer                         | 161 |



## **Tables**

| Table 1-1 GTP_DFF Port Description          | 23 |
|---------------------------------------------|----|
| Table 1-2 GTP_DFF Parameter Description     | 23 |
| Table 1-3 GTP_DFF_C Port Description        | 24 |
| Table 1-4 GTP_DFF_C Parameter Description   | 24 |
| Table 1-5 GTP_DFF_E Port Description        | 25 |
| Table 1-6 GTP_DFF_E Parameter Description   | 26 |
| Table 1-7 GTP_DFF_CE Port Description       | 26 |
| Table 1-8 GTP_DFF_CE Parameter Description  | 27 |
| Table 1-9 GTP_DFF_P Port Description        | 28 |
| Table 1-10 GTP_DFF_P Parameter Description  | 28 |
| Table 1-11 GTP_DFF_PE Port Description      | 29 |
| Table 1-12 GTP_DFF_PE Parameter Description | 29 |
| Table 1-13 GTP_DFF_R Port Description       | 30 |
| Table 1-14 GTP_DFF_R Parameter Description  | 30 |
| Table 1-15 GTP_DFF_RE Port Description      | 31 |
| Table 1-16 GTP_DFF_RE Parameter Description | 32 |
| Table 1-17 GTP_DFF_S Port Description       | 32 |
| Table 1-18 GTP_DFF_S Parameter Description  | 33 |
| Table 1-19 GTP_DFF_SE Port Description      | 34 |
| Table 1-20 GTP_DFF_SE Parameter Description | 34 |
| Table 2-1 Latch GTP Parameter Description   | 35 |
| Table 2-2 GTP_DLATCH Port Description       | 35 |
| Table 2-3 GTP_DLATCH_E Port Description     | 36 |
| Table 2-4 GTP_DLATCH_C Port Description     | 37 |
| Table 2-5 GTP_DLATCH_CE Port Description    | 38 |
| Table 2-6 GTP_DLATCH_P Port Description     | 39 |
| Table 2-7 GTP_DLATCH_PE Port Description    | 40 |
| Table 3-1 GTP_ONE Port Description          | 42 |
| Table 3-2 GTP_ZERO Port Description         | 43 |
| Table 3-3 GTP_BUF Port Description          | 43 |
| Table 3-4 GTP_INV Port Description          | 44 |
| Table 3-5 GTP_LUT1 Port Description         | 45 |
| Table 3-6 GTP_LUT1 Truth Table              | 45 |
| Table 3-7 GTP_LUT1 Parameter Description    | 45 |
| Table 3-8 GTP_LUT2 Port Description         | 46 |
| Table 3-9 GTP_LUT2 Truth Table              | 46 |
|                                             |    |

|                                                | Tables |
|------------------------------------------------|--------|
| Table 3-10 GTP_LUT2 Parameter Description      | 46     |
| Table 3-11 GTP_LUT3 Port Description           | 47     |
| Table 3-12 GTP_LUT3 Truth Table                | 48     |
| Table 3-13 GTP_LUT3 Parameter Description      | 48     |
| Table 3-14 GTP_LUT4 Port Description           | 49     |
| Table 3-15 GTP_LUT4 Truth Table                | 49     |
| Table 3-16 GTP_LUT4 Parameter Description      | 50     |
| Table 3-17 GTP_LUT5 Port Description           | 51     |
| Table 3-18 GTP_LUT5 Truth Table                | 51     |
| Table 3-19 GTP_LUT5 Parameter Description      | 52     |
| Table 3-20 GTP_LUT5CARRY Port Description      | 53     |
| Table 3-21 GTP_LUT5CARRY Parameter Description | 53     |
| Table 3-22 GTP_LUT6 Port Description           | 55     |
| Table 3-23 GTP_LUT6 Truth Table                | 55     |
| Table 3-24 GTP_LUT6 Parameter Description      | 57     |
| Table 3-25 GTP_LUT7 Port Description           | 58     |
| Table 3-26 GTP_LUT7 Truth Table                | 58     |
| Table 3-27 GTP_LUT7 Parameter Description      | 62     |
| Table 3-28 GTP_LUT8 Port Description           | 63     |
| Table 3-29 GTP_LUT8 Truth Table                | 63     |
| Table 3-30 GTP_LUT8 Parameter Description      | 70     |
| Table 3-31 GTP_LUTMUX4 Port Description        | 71     |
| Table 3-32 GTP_LUTMUX4 Truth Table             | 71     |
| Table 4-1 GTP_ROM32X1 Port Description         | 73     |
| Table 4-2 GTP_ROM32X1 Parameter Description    | 74     |
| Table 4-3 GTP_ROM64X1 Port Description         | 75     |
| Table 4-4 GTP_ROM64X1 Parameter Description    | 75     |
| Table 4-5 GTP_ROM128X1 Port Description        | 77     |
| Table 4-6 GTP_ROM128X1 Parameter Description   | 77     |
| Table 4-7 GTP_ROM256X1 Port Description        | 79     |
| Table 4-8 GTP_ROM256X1 Parameter Description   | 80     |
| Table 4-9 GTP_RAM16X4SP Port Description       | 81     |
| Table 4-10 GTP_RAM16X4SP Parameter Description | 82     |
| Table 4-11 GTP_RAM16X4DP Port Description      | 83     |
| Table 4-12 GTP_RAM16X4DP Parameter Description | 83     |
| Table 4-13 GTP_RAM16X1SP Port Description      | 85     |
| Table 4-14 GTP_RAM16X1SP Parameter Description | 85     |
| Table 4-15 GTP_RAM16X1DP Port Description      | 86     |
| Table 4-16 GTP_RAM16X1DP Parameter Description | 86     |

| Table 4-17 GTP_DRM9K_E1 Port Description           | 88  |
|----------------------------------------------------|-----|
| Table 4-18 GTP_DRM9K_E1 Parameter Description      | 89  |
| Table 4-19 GTP_FIFO9K Port Description             | 94  |
| Table 4-20 GTP_FIFO9K Parameter Description        | 95  |
| Table 5-1 GTP_INBUF Port Description               | 97  |
| Table 5-2 GTP_INBUF Parameter Description          | 97  |
| Table 5-3 GTP_INBUFDS Port Description             | 98  |
| Table 5-4 GTP_INBUFDS Parameter Description        | 98  |
| Table 5-5 GTP_INBUFG Port Description              | 99  |
| Table 5-6 GTP_INBUFG Parameter Description         | 99  |
| Table 5-7 GTP_INBUFGDS Port Description            | 100 |
| Table 5-8 GTP_INBUFGDS Parameter Description       | 100 |
| Table 5-9 GTP_INBUFE Port Description              | 101 |
| Table 5-10 GTP_INBUFE Parameter Description        | 101 |
| Table 5-11 GTP_INBUFEDS Port Description           | 102 |
| Table 5-12 GTP_INBUFEDS Parameter Description      | 102 |
| Table 5-13 GTP_IOBUF Port Description              | 103 |
| Table 5-14 GTP_IOBUF Parameter Description         | 104 |
| Table 5-15 GTP_IOBUFCO Port Description            | 105 |
| Table 5-16 GTP_IOBUFCO Parameter Description       |     |
| Table 5-17 GTP_OUTBUF Port Description             |     |
| Table 5-18 GTP_OUTBUF Parameter Description        | 106 |
| Table 5-19 GTP_OUTBUFCO Port Description           | 107 |
| Table 5-20 GTP_OUTBUFCO Parameter Description      | 107 |
| Table 5-21 GTP_OUTBUFDS Port Description           | 108 |
| Table 5-22 GTP_OUTBUFDS Parameter Description      | 108 |
| Table 5-23 GTP_OUTBUFT Port Description            | 109 |
| Table 5-24 GTP_OUTBUFT Parameter Description       | 109 |
| Table 5-25 GTP_OUTBUFTCO Port Description          | 110 |
| Table 5-26 GTP_OUTBUFTCO Parameter Description     | 111 |
| Table 5-27 GTP_OUTBUFTDS Port Description          | 112 |
| Table 5-28 GTP_OUTBUFTDS Parameter Description     | 112 |
| Table 5-29 GTP_IOBUF_RX_MIPI Port Description      | 113 |
| Table 5-30 GTP_IOBUF_RX_MIPI Parameter Description | 114 |
| Table 5-31 GTP_IOBUF_TX_MIPI Port Description      | 115 |
| Table 5-32 GTP_IOBUF_TX_MIPI Parameter Description | 116 |
| Table 6-1 GTP_ISERDES_E1 Port Description          | 117 |
| Table 6-2 GTP_ISERDES_E1 Parameter Description     | 118 |
| Table 6-3 GTP OSERDES E1 Port Description          |     |

| Table 6-4 GTP_OSERDES_E1 Parameter Description                      | 119 |
|---------------------------------------------------------------------|-----|
| Table 6-5 GTP_IDDR Port Description                                 | 120 |
| Table 6-6 GTP_IDDR Parameter Description                            | 121 |
| Table 6-7 GTP_ODDR Port Description                                 | 122 |
| Table 6-8 GTP_ODDR Parameter Description                            | 122 |
| Table 6-9 GTP_IODELAY_E1 Port Description                           | 123 |
| Table 6-10 GTP_IODELAY_E1 Parameter Description                     | 124 |
| Table 7-1 GTP_CLKBUFG Port Description                              | 125 |
| Table 7-2 GTP_BUFGS Port Description                                | 126 |
| Table 7-3 GTP_CLKBUFGCE Port Description                            | 127 |
| Table 7-4 GTP_CLKBUFGCE Parameter Description                       | 127 |
| Table 7-5 GTP_CLKBUFGMUX Port Description                           | 128 |
| Table 7-6 GTP_CLKBUFGMUX Parameter Description                      | 128 |
| Table 7-7 GTP_IOCLKBUF Port Description                             | 130 |
| Table 7-8 GTP_IOCLKBUF Parameter Description                        | 130 |
| Table 7-9 GTP_IOCLKDIV_E1 Port Description                          | 131 |
| Table 7-10 GTP_IOCLKDIV_E1 Parameter Description                    | 132 |
| Table 7-11 GTP_IOCLKMUX Port Description                            | 133 |
| Table 7-12 GTP_IOCLKDELAY Port Description                          | 134 |
| Table 7-13 GTP_IOCLKDELAY Parameter Description                     | 134 |
| Table 7-14 GTP_OSC_E2 Port Description                              | 136 |
| Table 7-15 GTP_OSC_E2 Parameter Description                         | 136 |
| Table 7-16 GTP_OSC_E2 Division Factor and Output Clock Relationship | 136 |
| Table 7-17 GTP_PLL_E2 Port Description                              | 138 |
| Table 7-18 GTP_PLL_E2 Parameter Description                         | 139 |
| Table 8-1 GTP_I2C Port Description                                  | 143 |
| Table 8-2 GTP_I2C Parameter Description                             | 143 |
| Table 8-3 GTP_SPI Port Description                                  | 145 |
| Table 8-4 GTP_TIMER Port Description                                | 146 |
| Table 8-5 GTP_POWERCTL Port Description                             | 147 |
| Table 8-6 GTP_BANKCTL Port Description                              | 150 |
| Table 8-7 GTP_BANKCTL Parameter Description                         | 150 |
| Table 9-1 GTP_DLL_E1 Port Description                               | 151 |
| Table 9-2 GTP_DLL_E1 Parameter Description                          | 151 |
| Table 9-3 GTP_GRS Port Description                                  | 152 |
| Table 9-4 GTP_START_E1 Port Description                             | 152 |
| Table 9-5 GTP_SCANCHAIN_E1 Port Description                         | 153 |
| Table 9-6 GTP_SCANCHAIN_E1 Parameter Description                    | 154 |
| Table 9-7 GTP_UDID Port Description                                 | 155 |

| 4M PANGO                                              | Tables |
|-------------------------------------------------------|--------|
| Table 9-8 GTP_UDID Parameter Description <sup>1</sup> | 155    |
| Table 9-9 GTP_RBCRC Port Description                  | 157    |
| Table 9-10 GTP APB Port Description                   |        |

(UG030008, V1.2) 19 / 161



## **Figures**

| Figure 1-1 GTP_DFF Structure Block Diagram        | 23 |
|---------------------------------------------------|----|
| Figure 1-2 GTP_DFF_C Structure Block Diagram      | 24 |
| Figure 1-3 GTP_DFF_E Structure Block Diagram      | 25 |
| Figure 1-4 GTP_DFF_CE Structure Block Diagram     | 26 |
| Figure 1-5 GTP_DFF_P Structure Block Diagram      | 27 |
| Figure 1-6 GTP_DFF_PE Structure Block Diagram     | 29 |
| Figure 1-7 GTP_DFF_R Structure Block Diagram      | 30 |
| Figure 1-8 GTP_DFF_RE Structure Block Diagram     | 31 |
| Figure 1-9 GTP_DFF_S Structure Block Diagram      |    |
| Figure 1-10 GTP_DFF_SE Structure Block Diagram    |    |
| Figure 2-1 GTP_DLATCH Structure Block Diagram     |    |
| Figure 2-2 GTP_DLATCH_E Structure Block Diagram   |    |
| Figure 2-3 GTP_DLATCH_C Structure Block Diagram   |    |
| Figure 2-4 GTP_DLATCH_CE Structure Block Diagram  |    |
| Figure 2-5 GTP_DLATCH_P Structure Block Diagram   |    |
| Figure 2-6 GTP_DLATCH_PE Structure Block Diagram  | 40 |
| Figure 3-1 GTP_ONE Structure Block Diagram        | 42 |
| Figure 3-2 GTP_ZERO Structure Block Diagram       | 42 |
| Figure 3-3 GTP_BUF Structure Block Diagram        | 43 |
| Figure 3-4 GTP_INV Structure Block Diagram        | 44 |
| Figure 3-5 GTP_LUT1 Structure Block Diagram       | 45 |
| Figure 3-6 GTP_LUT2 Structure Block Diagram       | 46 |
| Figure 3-7 GTP_LUT3 Structure Block Diagram       | 47 |
| Figure 3-8 GTP_LUT4 Structure Block Diagram       | 49 |
| Figure 3-9 GTP_LUT5 Structure Block Diagram       | 50 |
| Figure 3-10 GTP_LUT5CARRY Structure Block Diagram | 53 |
| Figure 3-11 GTP_LUT6 Structure Block Diagram      | 55 |
| Figure 3-12 GTP_LUT7 Structure Block Diagram      | 58 |
| Figure 3-13 GTP_LUT8 Structure Block Diagram      | 63 |
| Figure 3-14 GTP_LUTMUX4 Structure Block Diagram   | 71 |
| Figure 4-1 GTP_ROM32X1 Structure Block Diagram    |    |
| Figure 4-2 GTP_ROM32X1 Timing Diagram             | 74 |
| Figure 4-3 GTP_ROM64X1 Structure Block Diagram    | 75 |
| Figure 4-4 GTP_ROM64X1 Timing Diagram             | 76 |
| Figure 4-5 GTP_ROM128X1 Structure Block Diagram   | 77 |
| Figure 4-6 GTP_ROM128X1 Timing Diagram            |    |
|                                                   |    |

| <b><sup>也</sup>PANGO</b>                                       | Figures |
|----------------------------------------------------------------|---------|
| Figure 4-7 GTP_ROM256X1 Structure Block Diagram                | 79      |
| Figure 4-8 GTP_ROM256X1 Timing Diagram                         | 80      |
| Figure 4-9 GTP_RAM16X4SP Structure Block Diagram               | 81      |
| Figure 4-10 GTP_RAM16X4DP Structure Block Diagram              | 83      |
| Figure 4-11 GTP_RAM16X1SP Structure Block Diagram              | 84      |
| Figure 4-12 GTP_RAM16X1DP Structure Block Diagram              | 86      |
| Figure 4-13 GTP_DRM9K_E1 Structure Block Diagram               | 88      |
| Figure 4-14 GTP_FIFO9K Structure Block Diagram                 | 94      |
| Figure 5-1 GTP_INBUF Structure Block Diagram                   | 97      |
| Figure 5-2 GTP_INBUFDS Structure Block Diagram                 | 98      |
| Figure 5-3 GTP_INBUFG Structure Block Diagram                  | 99      |
| Figure 5-4 GTP_INBUFGDS Structure Block Diagram                | 100     |
| Figure 5-5 GTP_INBUFE Structure Block Diagram                  | 101     |
| Figure 5-6 GTP_INBUFEDS Structure Block Diagram                | 102     |
| Figure 5-7 GTP_IOBUF Structure Block Diagram                   | 103     |
| Figure 5-8 GTP_IOBUFCO Structure Block Diagram                 | 105     |
| Figure 5-9 GTP_OUTBUF Structure Block Diagram                  | 106     |
| Figure 5-10 GTP_OUTBUFCO Structure Block Diagram               | 107     |
| Figure 5-11 GTP_OUTBUFDS Structure Block Diagram               | 108     |
| Figure 5-12 GTP_OUTBUFT Structure Block Diagram                | 109     |
| Figure 5-13 GTP_OUTBUFTCO Structure Block Diagram              | 110     |
| Figure 5-14 GTP_OUTBUFTDS Structure Block Diagram              | 111     |
| Figure 5-15 GTP_IOBUF_RX_MIPI Structure Block Diagram          | 113     |
| Figure 5-16 GTP_IOBUF_TX_MIPI Structure Block Diagram          | 115     |
| Figure 6-1 GTP_ISERDES_E1 Structure Block Diagram              | 117     |
| Figure 6-2 GTP_OSERDES_E1 Structure Block Diagram              | 119     |
| Figure 6-3 GTP_IDDR Structure Block Diagram                    | 120     |
| Figure 6-4 GTP_ODDR Structure Block Diagram                    | 122     |
| Figure 6-5 GTP_IODELAY_E1 Structure Block Diagram              | 123     |
| Figure 7-1 GTP_CLKBUFG Structure Block Diagram                 | 125     |
| Figure 7-2 GTP_BUFGS Structure Block Diagram                   | 126     |
| Figure 7-3 GTP_CLKBUFGCE Structure Block Diagram               | 127     |
| Figure 7-4 GTP_CLKBUFGMUX Structure Block Diagram              | 128     |
| Figure 7-5 GTP_CLKBUFGMUX Waveform Diagram                     | 129     |
| Figure 7-6 GTP_IOCLKBUF Structure Block Diagram                | 129     |
| Figure 7-7 Timing diagram of GTP_IOCLKBUF with GATE_EN="FALSE" | 130     |
| Figure 7-8 Timing diagram of GTP_IOCLKBUF with GATE_EN="TRUE"  | 130     |
| Figure 7-9 GTP_IOCLKDIV_E1 Structure Block Diagram             | 131     |
| Figure 7-10 GTP_IOCLKMUX Structure Block Diagram               | 133     |

| PANGU                                                              | Figures |
|--------------------------------------------------------------------|---------|
| Figure 7-11 GTP_IOCLKDELAY Structure Block Diagram                 | 134     |
| Figure 7-12 GTP_OSC_E2 Structure Block Diagram                     | 135     |
| Figure 7-13 GTP_PLL_E2 Structure Block Diagram                     | 137     |
| Figure 8-1 GTP_I2C Structure Block Diagram                         | 143     |
| Figure 8-2 GTP_SPI Structure Block Diagram                         | 144     |
| Figure 8-3 GTP_TIMER Structure Block Diagram                       | 146     |
| Figure 8-4 GTP_POWERCTL Structure Block Diagram                    | 147     |
| Figure 8-5 GTP_POWERCTL Timing Diagram                             | 148     |
| Figure 8-6 GTP_BANKCTL Structure Block Diagram                     | 149     |
| Figure 9-1 Read UID Timing Diagram                                 | 155     |
| Figure 9-2 GTP_RBCRC Working Clock Frequency Configuration Diagram | 156     |
| Figure 9-3 GTP_RBCRC Timing Diagram                                | 157     |
| Figure 9-4 GTP APB Structure Block Diagram                         | 159     |



### **Chapter 1 Trigger GTPs**

Trigger GTP has 2 parameters: GRS\_EN and INIT. The initial values of different types of triggers are determined by the default value of the INIT parameter, and changes to the INIT parameter do not affect the initial values of the triggers.

#### **1.1 GTP\_DFF**

#### 1.1.1 Description of Functionality

GTP\_DFF is a D flip-flop with a data input D and a data output Q. It triggers and transfers the input signal to the output on the rising edge of the clock. The structure block diagram is shown below.



Figure 1-1 GTP\_DFF Structure Block Diagram

#### 1.1.2 Port Description

Table 1-1 GTP\_DFF Port Description

| Port | Direction | <b>Function Description</b> |
|------|-----------|-----------------------------|
| CLK  | Input     | Input Clock                 |
| D    | Input     | Input signal of trigger     |
| Q    | Output    | Output signal of trigger    |

### 1.1.3 Paramater Description

Table 1-2 GTP\_DFF Parameter Description

| Parameter<br>Name | Valid Values   | Defaults | <b>Function Description</b>                                                        |
|-------------------|----------------|----------|------------------------------------------------------------------------------------|
| GRS_EN            | "TRUE","FALSE" | "TRUE"   | Global reset signal enable; "TRUE" indicates that the global reset signal is valid |
| INIT              | 1'b0           | 1'b0     | The initial value is 0 when entering user mode                                     |

(UG030008, V1.2) 23 / 161



#### 1.1.4 Instantiation template

GTP\_DFF GTP\_DFF\_inst (
.CLK (CLK),
.D (D),
.Q (Q));

#### 1.2 GTP\_DFF\_C

#### 1.2.1 Description of Functionality

GTP\_DFF\_C is a D flip-flop with a asynchronous clear signal C. It is triggered on the rising edge of the clock, transferring the input signal to the output signal. The structure block diagram is shown below.



Figure 1-2 GTP\_DFF\_C Structure Block Diagram

#### 1.2.2 Port Description

Table 1-3 GTP\_DFF\_C Port Description

| Port | Direction | <b>Function Description</b>            |
|------|-----------|----------------------------------------|
| CLK  | Input     | Input Clock                            |
| D    | Input     | Input signal of trigger                |
| Q    | Output    | Output signal of trigger               |
| С    | Input     | Asynchronous clear signal, active high |

#### 1.2.3 Paramater Description

Table 1-4 GTP\_DFF\_C Parameter Description

| Parameter<br>Name | Valid Values   | Defaults | Function Description                                                               |
|-------------------|----------------|----------|------------------------------------------------------------------------------------|
| GRS_EN            | "TRUE","FALSE" | "TRUE"   | Global reset signal enable; "TRUE" indicates that the global reset signal is valid |

(UG030008, V1.2) 24 / 161



| Parameter<br>Name | Valid Values | Defaults | <b>Function Description</b>                    |
|-------------------|--------------|----------|------------------------------------------------|
| INIT              | 1'b0         | 1'b0     | The initial value is 0 when entering user mode |

#### 1.2.4 Instantiation template

GTP\_DFF\_C GTP\_DFF\_C\_int (
.CLK (CLK),
.D (D),
.C (C),
.Q (Q));

## **1.3 GTP\_DFF\_E**

#### 1.3.1 Description of Functionality

GTP\_DFF\_E is a D flip-flop with an enable signal CE. It is triggered on the rising edge of the clock, transferring the input signal to the output signal when CE is high. The structure block diagram is shown below.



Figure 1-3 GTP\_DFF\_E Structure Block Diagram

#### 1.3.2 Port Description

Table 1-5 GTP\_DFF\_E Port Description

| Port | Direction | <b>Function Description</b> |
|------|-----------|-----------------------------|
| CLK  | Input     | Input Clock                 |
| D    | Input     | Input signal of trigger     |
| Q    | Output    | Output signal of trigger    |
| CE   | Input     | Active-high enable signal   |

(UG030008, V1.2) 25 / 161



#### 1.3.3 Paramater Description

Table 1-6 GTP\_DFF\_E Parameter Description

| Parameter<br>Name | Valid Values   | Defaults | Function Description                                                               |
|-------------------|----------------|----------|------------------------------------------------------------------------------------|
| GRS_EN            | "TRUE","FALSE" | "TRUE"   | Global reset signal enable; "TRUE" indicates that the global reset signal is valid |
| INIT              | 1'b0           | 1'b0     | The initial value is 0 when entering user mode                                     |

#### 1.3.4 Instantiation template

GTP\_DFF\_E GTP\_DFF\_E\_inst (
.CLK (CLK),
.CE (CE),
.D (D),
.Q (Q));

#### 1.4 GTP\_DFF\_CE

#### 1.4.1 Description of Functionality

GTP\_DFF\_CE is a D flip-flop with an enable signal CE and asynchronous clear signal C, triggered on the rising edge of the clock, transferring the input signal to the output signal when CE is high. The structure block diagram is shown below.



Figure 1-4 GTP\_DFF\_CE Structure Block Diagram

#### 1.4.2 Port Description

Table 1-7 GTP\_DFF\_CE Port Description

| Port | Direction | <b>Function Description</b> |
|------|-----------|-----------------------------|
| CLK  | Input     | Input Clock                 |

(UG030008, V1.2) 26 / 161



| D  | Input  | Input signal of trigger                |
|----|--------|----------------------------------------|
| Q  | Output | Output signal of trigger               |
| С  | Input  | Asynchronous clear signal, active high |
| СЕ | Input  | Active-high enable signal              |

#### 1.4.3 Paramater Description

Table 1-8 GTP\_DFF\_CE Parameter Description

| Parameter<br>Name | Valid Values   | Defaults | Function Description                                                               |
|-------------------|----------------|----------|------------------------------------------------------------------------------------|
| GRS_EN            | "TRUE","FALSE" | "TRUE"   | Global reset signal enable; "TRUE" indicates that the global reset signal is valid |
| INIT              | 1'b0           | 1'b0     | The initial value is 0 when entering user mode                                     |

#### 1.4.4 Instantiation template

GTP\_DFF\_CE GTP\_DFF\_CE\_inst(

.CLK (CLK),

.C (C),

.CE (CE),

.D (D),

.Q(Q));

#### 1.5 GTP\_DFF\_P

## 1.5.1 Description of Functionality

GTP\_DFF\_P is a D flip-flop with a asynchronous set signal P. It is triggered on the rising edge of the clock, transferring the input signal to the output signal. The structure block diagram is shown below.



Figure 1-5 GTP\_DFF\_P Structure Block Diagram

(UG030008, V1.2) 27 / 161



#### 1.5.2 Port Description

Table 1-9 GTP\_DFF\_P Port Description

| Port | Direction | <b>Function Description</b>          |
|------|-----------|--------------------------------------|
| CLK  | Input     | Input Clock                          |
| D    | Input     | Input signal of trigger              |
| Q    | Output    | Output signal of trigger             |
| P    | Input     | Asynchronous set signal, active high |

### 1.5.3 Paramater Description

Table 1-10 GTP\_DFF\_P Parameter Description

| Parameter<br>Name | Valid Values   | Defaults | Function Description                                                               |
|-------------------|----------------|----------|------------------------------------------------------------------------------------|
| GRS_EN            | "TRUE","FALSE" | "TRUE"   | Global reset signal enable; "TRUE" indicates that the global reset signal is valid |
| INIT              | 1'b1           | 1'b1     | The initial value is 1 when entering user mode                                     |

#### 1.5.4 Instantiation template

GTP\_DFF\_P GTP\_DFF\_P\_inst(

.CLK (CLK),

.P(P),

.D (D),

.Q(Q));

#### 1.6 GTP\_DFF\_PE

#### 1.6.1 Description of Functionality

GTP\_DFF\_PE is a D flip-flop with an asynchronous set signal P and an enable signal CE. It is triggered on the rising edge of the clock, transferring the input signal to the output signal when CE is high. The structure block diagram is shown below.

(UG030008, V1.2) 28 / 161





Figure 1-6 GTP\_DFF\_PE Structure Block Diagram

## 1.6.2 Port Description

Table 1-11 GTP\_DFF\_PE Port Description

| Port | Direction | Function Description                 |
|------|-----------|--------------------------------------|
| CLK  | Input     | Input Clock                          |
| D    | Input     | Input signal of trigger              |
| Q    | Output    | Output signal of trigger             |
| P    | Input     | Asynchronous set signal, active high |
| СЕ   | Input     | Active-high enable signal            |

## 1.6.3 Paramater Description

Table 1-12 GTP\_DFF\_PE Parameter Description

| Parameter<br>Name | Valid Values   | Defaults | <b>Function Description</b>                                                        |
|-------------------|----------------|----------|------------------------------------------------------------------------------------|
| GRS_EN            | "TRUE","FALSE" | "TRUE"   | Global reset signal enable; "TRUE" indicates that the global reset signal is valid |
| INIT              | 1'b1           | 1'b1     | The initial value is 1 when entering user mode                                     |

### 1.6.4 Instantiation template

GTP\_DFF\_PE GTP\_DFF\_PE\_inst(

.CLK (CLK),

.P (P),

.CE (CE),

.D (D),

.Q(Q));

(UG030008, V1.2) 29 / 161



#### 1.7 GTP\_DFF\_R

#### 1.7.1 Description of Functionality

GTP\_DFF\_R is a D flip-flop with a synchronous clear signal R. It is triggered on the rising edge of the clock, transferring the input signal to the output signal. The structure block diagram is shown below.



Figure 1-7 GTP\_DFF\_R Structure Block Diagram

#### 1.7.2 Port Description

Table 1-13 GTP\_DFF\_R Port Description

| Port | Direction | <b>Function Description</b>           |
|------|-----------|---------------------------------------|
| CLK  | Input     | Input Clock                           |
| D    | Input     | Input signal of trigger               |
| Q    | Output    | Output signal of trigger              |
| R    | Input     | Synchronous clear signal, active high |

#### 1.7.3 Paramater Description

Table 1-14 GTP\_DFF\_R Parameter Description

| Parameter<br>Name | Valid Values   | Defaults | Function Description                                                               |
|-------------------|----------------|----------|------------------------------------------------------------------------------------|
| GRS_EN            | "TRUE","FALSE" | "TRUE"   | Global reset signal enable; "TRUE" indicates that the global reset signal is valid |
| INIT              | 1'b0           | 1'b0     | The initial value is 0 when entering user mode                                     |

#### 1.7.4 Instantiation template

GTP\_DFF\_R GTP\_DFF\_R\_inst(
.CLK (CLK),

.R(R),

(UG030008, V1.2) 30 / 161



.D (D),

.Q(Q)

);

## 1.8 GTP\_DFF\_RE

#### 1.8.1 Description of Functionality

GTP\_DFF\_RE is a D flip-flop with a synchronous clear signal R and an enable signal CE. It is triggered on the rising edge of the clock, transferring the input signal to the output signal when CE is high. The structure block diagram is shown below.



Figure 1-8 GTP\_DFF\_RE Structure Block Diagram

#### 1.8.2 Port Description

Table 1-15 GTP\_DFF\_RE Port Description

| Port | Direction | <b>Function Description</b>           |
|------|-----------|---------------------------------------|
| CLK  | Input     | Input Clock                           |
| D    | Input     | Input signal of trigger               |
| Q    | Output    | Output signal of trigger              |
| R    | Input     | Synchronous clear signal, active high |
| CE   | Input     | Active-high enable signal             |

(UG030008, V1.2) 31 / 161



#### 1.8.3 Paramater Description

Table 1-16 GTP\_DFF\_RE Parameter Description

| Parameter<br>Name | Valid Values   | Defaults | Function Description                                                               |
|-------------------|----------------|----------|------------------------------------------------------------------------------------|
| GRS_EN            | "TRUE","FALSE" | "TRUE"   | Global reset signal enable; "TRUE" indicates that the global reset signal is valid |
| INIT              | 1'b0           | 1'b0     | The initial value is 0 when entering user mode                                     |

#### 1.8.4 Instantiation template

GTP\_DFF\_RE GTP\_DFF\_RE\_inst(
.CLK (CLK),
.R (R),
.CE (CE),
.D (D),
.Q (Q)
);

## 1.9 GTP\_DFF\_S

#### 1.9.1 Description of Functionality

GTP\_DFF\_S is a D flip-flop with a synchronous set signal S. It is triggered on the rising edge of the clock, transferring the input signal to the output signal. The structure block diagram is shown below.



Figure 1-9 GTP\_DFF\_S Structure Block Diagram

#### 1.9.2 Port Description

Table 1-17 GTP\_DFF\_S Port Description

| Port | Direction | <b>Function Description</b> |
|------|-----------|-----------------------------|
| CLK  | Input     | Input Clock                 |
| D    | Input     | Input signal of trigger     |

(UG030008, V1.2) 32 / 161



| Q | Output | Output signal of trigger            |
|---|--------|-------------------------------------|
| S | Input  | Synchronous set signal, active high |

#### 1.9.3 Paramater Description

Table 1-18 GTP\_DFF\_S Parameter Description

| Parameter<br>Name | Valid Values   | Defaults | Function Description                                                               |
|-------------------|----------------|----------|------------------------------------------------------------------------------------|
| GRS_EN            | "TRUE","FALSE" | "TRUE"   | Global reset signal enable; "TRUE" indicates that the global reset signal is valid |
| INIT              | 1'b1           | 1'b1     | The initial value is 1 when entering user mode                                     |

#### 1.9.4 Instantiation template

GTP\_DFF\_S GTP\_DFF\_S\_inst(

.CLK (CLK),

.S(S),

.D (D),

.Q(Q));

#### 1.10 GTP\_DFF\_SE

#### 1.10.1 Description of Functionality

GTP\_DFF\_SE is a D flip-flop with a synchronous set signal S and an enable signal CE. It is triggered on the rising edge of the clock, transferring the input signal to the output signal when CE is high. The structure block diagram is shown below.



Figure 1-10 GTP\_DFF\_SE Structure Block Diagram

(UG030008, V1.2) 33 / 161



## 1.10.2 Port Description

Table 1-19 GTP\_DFF\_SE Port Description

| Port | Direction | <b>Function Description</b>         |
|------|-----------|-------------------------------------|
| CLK  | Input     | Input Clock                         |
| D    | Input     | Input signal of trigger             |
| Q    | Output    | Output signal of trigger            |
| S    | Input     | Synchronous set signal, active high |
| СЕ   | Input     | Active-high enable signal           |

## 1.10.3 Paramater Description

Table 1-20 GTP\_DFF\_SE Parameter Description

| Parameter<br>Name | Valid Values   | Defaults | Function Description                                                               |
|-------------------|----------------|----------|------------------------------------------------------------------------------------|
| GRS_EN            | "TRUE","FALSE" | "TRUE"   | Global reset signal enable; "TRUE" indicates that the global reset signal is valid |
| INIT              | 1'b1           | 1'b1     | The initial value is 1 when entering user mode                                     |

## 1.10.4 Instantiation template

GTP\_DFF\_SE GTP\_DFF\_SE\_inst(

.CLK (CLK),

.S (S),

.CE (CE),

.D (D),

.Q(Q));

(UG030008, V1.2) 34 / 161



## **Chapter 2 Latch GTPs**

Table 2-1 Latch GTP Parameter Description

| Parameter<br>Name | Valid Values   | Defaults | <b>Function Description</b> |
|-------------------|----------------|----------|-----------------------------|
| GRS_EN            | "TRUE","FALSE" | "TRUE"   | Global reset signal enable  |

INIT parameter does not affect the output of the latch.

#### 2.1 GTP\_DLATCH

#### 2.1.1 Description of Functionality

GTP\_DLATCH is a latch with D as data input and Q as data output. It can send the input signal to the output when G is high. The structure block diagram is shown below.



Figure 2-1 GTP\_DLATCH Structure Block Diagram

#### 2.1.2 Port Description

Table 2-2 GTP\_DLATCH Port Description

| Port | Direction | <b>Function Description</b>         |
|------|-----------|-------------------------------------|
| G    | Input     | Level-triggered signal, active high |
| D    | Input     | Latch input signal                  |
| Q    | Output    | Latch output signal                 |

#### 2.1.3 Instantiation template

```
GTP_DLATCH#(
.GRS_EN("TURE"),//"TURE"; "FALSE"
.INIT(1'b0)
)
```

(UG030008, V1.2) 35 / 161



```
GTP_DLATCH_inst (
.Q (q),
.D (d),
.G (g));
```

## 2.2 GTP\_DLATCH\_E

## 2.2.1 Description of Functionality

GTP\_DLATCH\_E is a latch with an enable signal GE, transmitting the input signal to the output signal when G and GE are both high. The structure block diagram is shown below.



Figure 2-2 GTP\_DLATCH\_E Structure Block Diagram

## 2.2.2 Port Description

Table 2-3 GTP\_DLATCH\_E Port Description

| Port | Direction Function Description  |                                     |  |
|------|---------------------------------|-------------------------------------|--|
| G    | Input                           | Level-triggered signal, active high |  |
| D    | Input Latch input signal        |                                     |  |
| Q    | Output                          | Latch output signal                 |  |
| GE   | Input Active-high enable signal |                                     |  |

## 2.2.3 Instantiation template

```
GTP_DLATCH_E#(
.GRS_EN("TURE"),//"TURE"; "FALSE"
.INIT(1'b0)
)
GTP_DLATCH_E_inst (
.Q (q),
```

(UG030008, V1.2) 36 / 161



```
.D (d),
.G (g),
.GE (en)
```

## 2.3 GTP\_DLATCH\_C

## 2.3.1 Description of Functionality

GTP\_DLATCH\_C is a latch with an asynchronous clear signal C, transmitting the input signal to the output signal when G is high. The structure block diagram is shown below.



Figure 2-3 GTP\_DLATCH\_C Structure Block Diagram

## 2.3.2 Port Description

Table 2-4 GTP\_DLATCH\_C Port Description

| Port | Direction Function Description               |                                     |  |
|------|----------------------------------------------|-------------------------------------|--|
| G    | Input                                        | Level-triggered signal, active high |  |
| D    | Input                                        | Latch input signal                  |  |
| Q    | Output                                       | Latch output signal                 |  |
| С    | Input Asynchronous clear signal, active high |                                     |  |

## 2.3.3 Instantiation template

```
GTP_DLATCH_C#(
.GRS_EN("TURE"),//"TURE"; "FALSE"
.INIT(1'b0)
)
GTP_DLATCH_C_inst (
.Q (q),
```

(UG030008, V1.2) 37 / 161



.D (d),

.G (g),

.C (c)

);

## 2.4 GTP\_DLATCH\_CE

## 2.4.1 Description of Functionality

GTP\_DLATCH\_CE is a latch with an asynchronous clear signal C and an enable signal GE, transmitting the input signal to the output when G and GE are both high. The structure block diagram is shown below.



Figure 2-4 GTP\_DLATCH\_CE Structure Block Diagram

## 2.4.2 Port Description

Table 2-5 GTP\_DLATCH\_CE Port Description

| Port | Direction Function Description  |                                        |
|------|---------------------------------|----------------------------------------|
| G    | Input                           | Level-triggered signal, active high    |
| D    | Input Latch input signal        |                                        |
| Q    | Output                          | Latch output signal                    |
| С    | Input                           | Asynchronous clear signal, active high |
| GE   | Input Active-high enable signal |                                        |

#### 2.4.3 Instantiation template

GTP\_DLATCH\_CE#(

.GRS\_EN("TURE"),//"TURE"; "FALSE"

(UG030008, V1.2) 38 / 161



```
.INIT(1'b0)
)
GTP_DLATCH_CE_inst (
.Q (q),
.D (d),
.G (g),
.C (c),
.GE (ge));
```

## 2.5 GTP\_DLATCH\_P

## 2.5.1 Description of Functionality

GTP\_DLATCH\_P is a latch with an asynchronous set signal P, transmitting the input signal to the output when G is high. The structure block diagram is shown below.



Figure 2-5 GTP\_DLATCH\_P Structure Block Diagram

#### 2.5.2 Port Description

Table 2-6 GTP\_DLATCH\_P Port Description

| Port | Direction | <b>Function Description</b>                                        |  |
|------|-----------|--------------------------------------------------------------------|--|
| G    | Input     | Level-triggered signal, active high                                |  |
| D    | Input     | Latch input signal                                                 |  |
| Q    | Output    | Latch output signal                                                |  |
| P    | Input     | Asynchronous set signal; when it is 1'b1, Q=1; when it is 1b0, Q=D |  |

## 2.5.3 Instantiation template

GTP\_DLATCH\_P#(

.GRS\_EN("TURE"),//"TURE"; "FALSE"

(UG030008, V1.2) 39 / 161



```
.INIT(1'b1)
)
GTP_DLATCH_P_inst (
.Q (q),
.D (d),
.G (g),
.P (p));
```

#### 2.6 GTP\_DLATCH\_PE

## 2.6.1 Description of Functionality

GTP\_DLATCH\_PE is a latch with an asynchronous set signal P and an enable signal GE, transmitting the input signal to the output when G and GE are both high. The structure block diagram is shown below.



Figure 2-6 GTP\_DLATCH\_PE Structure Block Diagram

## 2.6.2 Port Description

Table 2-7 GTP\_DLATCH\_PE Port Description

| Port | Direction | <b>Function Description</b>                                        |  |
|------|-----------|--------------------------------------------------------------------|--|
| G    | Input     | Level-triggered signal, active high                                |  |
| D    | Input     | Latch input signal                                                 |  |
| Q    | Output    | Latch output signal                                                |  |
| P    | Input     | Asynchronous set signal; when it is 1'b1, Q=1; when it is 1b0, Q=D |  |
| GE   | Input     | Active-high enable signal                                          |  |

(UG030008, V1.2) 40 / 161



## 2.6.3 Instantiation template

```
GTP_DLATCH_PE#(
.GRS_EN("TURE"),//"TURE"; "FALSE"
.INIT(1'b1)
)
GTP_DLATCH_PE_inst (
.Q (q),
.D (d),
.G (g),
.P (p),
.GE (en));
```

(UG030008, V1.2) 41 / 161



## **Chapter 3 LUT-related GTP**

## 3.1 GTP\_ONE

#### 3.1.1 Description of Functionality

GTP\_ONE outputs a high level signal. The structure block diagram is shown below.



Figure 3-1 GTP\_ONE Structure Block Diagram

#### 3.1.2 Port Description

Table 3-1 GTP\_ONE Port Description

| Port | Direction | <b>Function Description</b> |
|------|-----------|-----------------------------|
| Z    | Output    | High-level output           |

#### 3.1.3 Instantiation template

```
GTP_ONE GTP_ONE_inst (
.Z (Z)
);
```

## 3.2 GTP\_ZERO

### 3.2.1 Description of Functionality

GTP\_ZERO outputs a low level signal. The structure block diagram is shown below.



Figure 3-2 GTP\_ZERO Structure Block Diagram

(UG030008, V1.2) 42 / 161



#### 3.2.2 Port Description

Table 3-2 GTP\_ZERO Port Description

| Port | Direction | <b>Function Description</b> |
|------|-----------|-----------------------------|
| Z    | Output    | Low-level output            |

#### 3.2.3 Instantiation template

## 3.3 GTP\_BUF

## 3.3.1 Description of Functionality

GTP\_BUF is a general 1-bit buffer, with the structure block diagram shown below.



Figure 3-3 GTP\_BUF Structure Block Diagram

## 3.3.2 Port Description

Table 3-3 GTP\_BUF Port Description

| Port | Direction | <b>Function Description</b> |
|------|-----------|-----------------------------|
| Z    | Output    | Output signal               |
| Ι    | Input     | Input Signal                |

## 3.3.3 Functional Description

GTP\_BUF is not a mandatory GTP, which will be optimized away by the software after MAP flow.

#### 3.3.4 Instantiation template

.I (I),

(UG030008, V1.2) 43 / 161



.Z (Z)

);

## **3.4 GTP\_INV**

## 3.4.1 Description of Functionality

GTP\_INV is an inverter. The structure block diagram is shown below.



Figure 3-4 GTP\_INV Structure Block Diagram

## 3.4.2 Port Description

Table 3-4 GTP\_INV Port Description

| Port | Direction | <b>Function Description</b> |
|------|-----------|-----------------------------|
| Z    | Output    | Output signal               |
| Ι    | Input     | Input Signal                |

## 3.4.3 Instantiation template

GTP\_INV GTP\_INV\_inst (

.I (i),

Z (z)

);

# **3.5 GTP\_LUT1**

## 3.5.1 Description of Functionality

GTP\_LUT1 is a Look Up Table with 1-bit input and 1-bit output. The structure block diagram is shown below.

(UG030008, V1.2) 44 / 161





Figure 3-5 GTP\_LUT1 Structure Block Diagram

## 3.5.2 Port Description

Table 3-5 GTP\_LUT1 Port Description

| Port | Direction | <b>Function Description</b> |
|------|-----------|-----------------------------|
| Z    | Output    | Output signal               |
| 10   | Input     | Input Signal                |

#### Truth Table:

Table 3-6 GTP\_LUT1 Truth Table

| Input | Output  |
|-------|---------|
| IO    | Z       |
| 0     | INIT[0] |
| 1     | INIT[1] |

## 3.5.3 Paramater Description

Table 3-7 GTP\_LUT1 Parameter Description

| Parameter Name | Valid Values | Defaults | <b>Function Description</b>    |
|----------------|--------------|----------|--------------------------------|
| INIT           | 0~3          | 2'h0     | Output Configuration Parameter |

## 3.5.4 Instantiation template

GTP\_LUT1
#(
.INIT (2'h0)
)GTP\_LUT1\_inst (
.Z (z),
.I0 (i0)
);

(UG030008, V1.2) 45 / 161



## **3.6 GTP\_LUT2**

## 3.6.1 Description of Functionality

GTP\_LUT2 is a dual-input Look Up Table, with different INIT parameter values corresponding to different functions of LUT2; the corresponding INIT parameter must be specified when used. The structure block diagram is shown below.



Figure 3-6 GTP\_LUT2 Structure Block Diagram

#### 3.6.2 Port Description

Table 3-8 GTP\_LUT2 Port Description

| Port | Direction | <b>Function Description</b> |  |
|------|-----------|-----------------------------|--|
| Z    | Output    | Output signal               |  |
| 10   | Input     | Input Signal                |  |
| I1   | Input     | Input Signal                |  |

#### Truth Table:

Table 3-9 GTP\_LUT2 Truth Table

| Input |    | Output  |
|-------|----|---------|
| I1    | 10 | Z       |
| 0     | 0  | INIT[0] |
| 0     | 1  | INIT[1] |
| 1     | 0  | INIT[2] |
| 1     | 1  | INIT[3] |

#### 3.6.3 Paramater Description

Table 3-10 GTP\_LUT2 Parameter Description

| Parameter Name | Valid Values | Defaults | <b>Function Description</b>    |
|----------------|--------------|----------|--------------------------------|
| INIT           | 0~15         | 4'h0     | Output Configuration Parameter |

(UG030008, V1.2) 46 / 161



#### 3.6.4 Instantiation template

```
GTP_LUT2
#(
.INIT (4'h0)
)GTP_LUT2_inst (
.Z (z),
.I0 (i0),
.I1 (i1)
);
```

## **3.7 GTP\_LUT3**

#### 3.7.1 Description of Functionality

GTP\_LUT3 is a triple-input Look Up Table, with different INIT parameter values corresponding to different functions of LUT3; the corresponding INIT parameter must be specified when used. The structure block diagram is shown below.



Figure 3-7 GTP\_LUT3 Structure Block Diagram

#### 3.7.2 Port Description

Table 3-11 GTP\_LUT3 Port Description

| Port | Direction | <b>Function Description</b> |
|------|-----------|-----------------------------|
| Z    | Output    | Output signal               |
| 10   | Input     | Input Signal                |
| I1   | Input     | Input Signal                |
| I2   | Input     | Input Signal                |

Truth Table:

(UG030008, V1.2) 47 / 161



Table 3-12 GTP\_LUT3 Truth Table

| Input | Output |    |         |
|-------|--------|----|---------|
| I2    | I1     | 10 | Z       |
| 0     | 0      | 0  | INIT[0] |
| 0     | 0      | 1  | INIT[1] |
| 0     | 1      | 0  | INIT[2] |
| 0     | 1      | 1  | INIT[3] |
| 1     | 0      | 0  | INIT[4] |
| 1     | 0      | 1  | INIT[5] |
| 1     | 1      | 0  | INIT[6] |
| 1     | 1      | 1  | INIT[7] |

## 3.7.3 Paramater Description

Table 3-13 GTP\_LUT3 Parameter Description

| Parameter Name | Valid Values | Defaults | <b>Function Description</b>    |
|----------------|--------------|----------|--------------------------------|
| INIT           | 0~255        | 8'h00    | Output Configuration Parameter |

#### 3.7.4 Instantiation template

#(
.INIT (8'h00)
)GTP\_LUT3\_inst (
.Z (z),
.I0 (i0),
.I1 (i1),

GTP\_LUT3

);

.I2

## **3.8 GTP\_LUT4**

## 3.8.1 Description of Functionality

(i2)

GTP\_LUT4 is a 4-input Look Up Table, with different INIT parameter values corresponding to different functions of LUT4; the corresponding INIT parameter must be specified when used. The structure block diagram is shown below.

(UG030008, V1.2) 48 / 161





Figure 3-8 GTP\_LUT4 Structure Block Diagram

## 3.8.2 Port Description

Table 3-14 GTP\_LUT4 Port Description

| Port | Direction | <b>Function Description</b> |
|------|-----------|-----------------------------|
| Z    | Output    | Output signal               |
| 10   | Input     | Input Signal                |
| I1   | Input     | Input Signal                |
| I2   | Input     | Input Signal                |
| I3   | Input     | Input Signal                |

## Truth Table:

Table 3-15 GTP\_LUT4 Truth Table

| Input |    | Output |    |          |
|-------|----|--------|----|----------|
| I3    | I2 | I1     | 10 | Z        |
| 0     | 0  | 0      | 0  | INIT[0]  |
| 0     | 0  | 0      | 1  | INIT[1]  |
| 0     | 0  | 1      | 0  | INIT[2]  |
| 0     | 0  | 1      | 1  | INIT[3]  |
| 0     | 1  | 0      | 0  | INIT[4]  |
| 0     | 1  | 0      | 1  | INIT[5]  |
| 0     | 1  | 1      | 0  | INIT[6]  |
| 0     | 1  | 1      | 1  | INIT[7]  |
| 1     | 0  | 0      | 0  | INIT[8]  |
| 1     | 0  | 0      | 1  | INIT[9]  |
| 1     | 0  | 1      | 0  | INIT[10] |
| 1     | 0  | 1      | 1  | INIT[11] |
| 1     | 1  | 0      | 0  | INIT[12] |
| 1     | 1  | 0      | 1  | INIT[13] |
| 1     | 1  | 1      | 0  | INIT[14] |
| 1     | 1  | 1      | 1  | INIT[15] |

(UG030008, V1.2) 49 / 161



#### 3.8.3 Paramater Description

Table 3-16 GTP\_LUT4 Parameter Description

| Parameter Name | Valid Values | Defaults | <b>Function Description</b> |
|----------------|--------------|----------|-----------------------------|
| INIT           | 0~2^16-1     | 16'h0000 | Output Configuration        |
| INII           | 0.2 10-1     | 10110000 | Parameter                   |

### 3.8.4 Instantiation template

GTP\_LUT4

#(

.INIT (16'h0000)

)GTP\_LUT4\_inst (

Z (z),

.I0 (i0),

.I1 (i1),

.I2 (i2),

.I3 (i3)

);

## **3.9 GTP\_LUT5**

#### 3.9.1 Description of Functionality

GTP\_LUT5 is a 5-input Look Up Table, with different INIT parameter values corresponding to different functions of LUT5; the corresponding INIT parameter must be specified when used. The structure block diagram is shown below.



Figure 3-9 GTP\_LUT5 Structure Block Diagram

## 3.9.2 Port Description

(UG030008, V1.2) 50 / 161



Table 3-17 GTP\_LUT5 Port Description

| Port | Direction | Function Description |
|------|-----------|----------------------|
| Z    | Output    | Output signal        |
| 10   | Input     | Input Signal         |
| I1   | Input     | Input Signal         |
| I2   | Input     | Input Signal         |
| 13   | Input     | Input Signal         |
| I4   | Input     | Input Signal         |

Truth Table:

Table 3-18 GTP\_LUT5 Truth Table

| Input |    |    |    |    | Output   |
|-------|----|----|----|----|----------|
| I4    | I3 | 12 | I1 | 10 | Z        |
| 0     | 0  | 0  | 0  | 0  | INIT[0]  |
| 0     | 0  | 0  | 0  | 1  | INIT[1]  |
| 0     | 0  | 0  | 1  | 0  | INIT[2]  |
| 0     | 0  | 0  | 1  | 1  | INIT[3]  |
| 0     | 0  | 1  | 0  | 0  | INIT[4]  |
| 0     | 0  | 1  | 0  | 1  | INIT[5]  |
| 0     | 0  | 1  | 1  | 0  | INIT[6]  |
| 0     | 0  | 1  | 1  | 1  | INIT[7]  |
| 0     | 1  | 0  | 0  | 0  | INIT[8]  |
| 0     | 1  | 0  | 0  | 1  | INIT[9]  |
| 0     | 1  | 0  | 1  | 0  | INIT[10] |
| 0     | 1  | 0  | 1  | 1  | INIT[11] |
| 0     | 1  | 1  | 0  | 0  | INIT[12] |
| 0     | 1  | 1  | 0  | 1  | INIT[13] |
| 0     | 1  | 1  | 1  | 0  | INIT[14] |
| 0     | 1  | 1  | 1  | 1  | INIT[15] |
| 1     | 0  | 0  | 0  | 0  | INIT[16] |
| 1     | 0  | 0  | 0  | 1  | INIT[17] |
| 1     | 0  | 0  | 1  | 0  | INIT[18] |
| 1     | 0  | 0  | 1  | 1  | INIT[19] |
| 1     | 0  | 1  | 0  | 0  | INIT[20] |
| 1     | 0  | 1  | 0  | 1  | INIT[21] |
| 1     | 0  | 1  | 1  | 0  | INIT[22] |
| 1     | 0  | 1  | 1  | 1  | INIT[23] |
| 1     | 1  | 0  | 0  | 0  | INIT[24] |
| 1     | 1  | 0  | 0  | 1  | INIT[25] |
| 1     | 1  | 0  | 1  | 0  | INIT[26] |

(UG030008, V1.2) 51 / 161



| Input | Output |   |   |   |          |
|-------|--------|---|---|---|----------|
| 1     | 1      | 0 | 1 | 1 | INIT[27] |
| 1     | 1      | 1 | 0 | 0 | INIT[28] |
| 1     | 1      | 1 | 0 | 1 | INIT[29] |
| 1     | 1      | 1 | 1 | 0 | INIT[30] |
| 1     | 1      | 1 | 1 | 1 | INIT[31] |

## 3.9.3 Paramater Description

Table 3-19 GTP\_LUT5 Parameter Description

| Parameter Name | rameter Name Valid Values |                | <b>Function Description</b> |  |
|----------------|---------------------------|----------------|-----------------------------|--|
| INIT           | 0 ~ 2^32-1                | 32'h0000 0000  | Output Configuration        |  |
| INII           | 0~2 32-1                  | 32 110000_0000 | Parameter                   |  |

## 3.9.4 Instantiation template

GTP\_LUT5
#(
.INIT (32'h0000\_0000)
)GTP\_LUT5\_inst (
.Z (z),
.I0 (i0),

.I1 (i1),

.I2 (i2),

.I3 (i3),

.I4 (i4)

);

## 3.10 GTP\_LUT5CARRY

## 3.10.1 Description of Functionality

GTP\_LUT5CARRY is a fast carry logic, typically used for counter counting, subtraction, address logic, etc. The structure block diagram is shown below.

(UG030008, V1.2) 52 / 161





Figure 3-10 GTP\_LUT5CARRY Structure Block Diagram

## 3.10.2 Port Description

Table 3-20 GTP\_LUT5CARRY Port Description

| Port | Direction | Function Description                                                     |
|------|-----------|--------------------------------------------------------------------------|
| 10   | Input     | Input Signal                                                             |
| ID   | Input     | Input signal, valid when ID_TO_LUT = "TRUE"                              |
| I1   | Input     | Input Signal                                                             |
| I2   | Input     | Input Signal                                                             |
| I3   | Input     | Input Signal                                                             |
| I4   | Input     | Input signal, valid when I4_TO_CARRY = "TRUE"                            |
| CIN  | Input     | Cascade input, valid when CIN_TO_LUT = "TRUE", must be connected to COUT |
| COUT | Output    | Cascade output                                                           |
| Z    | Output    | Output signal                                                            |

## 3.10.3 Paramater Description

Table 3-21 GTP\_LUT5CARRY Parameter Description

| Parameter<br>Name | Valid Values                                                              | Defaults      | Function Description                                 |
|-------------------|---------------------------------------------------------------------------|---------------|------------------------------------------------------|
| INIT              | 32'h0 ~ 32'hffff_ffff                                                     | 32'h0000_0000 | Output Configuration Parameter                       |
| ID_TO_LUT         | TRUE: The selection of ID is valid; FALSE: The selection of I0 is valid.  | "FALSE"       | Select either I0 or ID as an input for the LUT       |
| CIN_TO_LUT        | TRUE: The selection of CIN is valid; FALSE: The selection of I0 is valid. | "TRUE"        | Select either CIN or I0 as an input for the LUT      |
| I4_TO_CARRY       | TRUE: The selection of I4 is valid;                                       | "TRUE"        | Select the output of either I4 or LUT4 for the CARRY |

(UG030008, V1.2) 53 / 161



| Parameter<br>Name | Valid Values                                                               | Defaults | Function Description                             |
|-------------------|----------------------------------------------------------------------------|----------|--------------------------------------------------|
|                   | FALSE: The selection of LUT4 output is valid.                              |          | CHAIN                                            |
| I4_TO_LUT         | TRUE: The selection of I4 is valid; FALSE: The selection of 1'b1 is valid. | "FALSE"  | Select either I4 or 1'b1 as an input for the LUT |

#### 3.10.4 Instantiation template

```
GTP_LUT5CARRY
```

#(

.INIT (32'h0000\_0000),

.ID\_TO\_LUT ("FALSE"),

.CIN\_TO\_LUT ("TRUE"),

.I4\_TO\_CARRY ("TRUE"),

.I4\_TO\_LUT ("FALSE")

)GTP\_LUT5CARRY\_inst (

.COUT (cout),

Z (z),

.CIN (cin),

.I0 (i0),

.ID (id),

.I1 (i1),

.I2 (i2),

.I3 (i3),

.I4 (i4));

## 3.11 GTP\_LUT6

#### 3.11.1 Description of Functionality

GTP\_LUT6 is a 6-input Look Up Table, with different INIT parameter values corresponding to different functions of LUT6. The corresponding INIT parameter must be specified when used. The structure block diagram is shown below.

(UG030008, V1.2) 54 / 161





Figure 3-11 GTP\_LUT6 Structure Block Diagram

## 3.11.2 Port Description

Table 3-22 GTP\_LUT6 Port Description

| Port | Direction | Function Description |
|------|-----------|----------------------|
| Z    | Output    | Output signal        |
| 10   | Input     | Input Signal         |
| I1   | Input     | Input Signal         |
| I2   | Input     | Input Signal         |
| I3   | Input     | Input Signal         |
| I4   | Input     | Input Signal         |
| I5   | Input     | Input Signal         |

Truth Table:

Table 3-23 GTP\_LUT6 Truth Table

| Input |    |    |    |    |    | Output   |
|-------|----|----|----|----|----|----------|
| 15    | I4 | I3 | I2 | I1 | 10 | Z        |
| 0     | 0  | 0  | 0  | 0  | 0  | INIT[0]  |
| 0     | 0  | 0  | 0  | 0  | 1  | INIT[1]  |
| 0     | 0  | 0  | 0  | 1  | 0  | INIT[2]  |
| 0     | 0  | 0  | 0  | 1  | 1  | INIT[3]  |
| 0     | 0  | 0  | 1  | 0  | 0  | INIT[4]  |
| 0     | 0  | 0  | 1  | 0  | 1  | INIT[5]  |
| 0     | 0  | 0  | 1  | 1  | 0  | INIT[6]  |
| 0     | 0  | 0  | 1  | 1  | 1  | INIT[7]  |
| 0     | 0  | 1  | 0  | 0  | 0  | INIT[8]  |
| 0     | 0  | 1  | 0  | 0  | 1  | INIT[9]  |
| 0     | 0  | 1  | 0  | 1  | 0  | INIT[10] |
| 0     | 0  | 1  | 0  | 1  | 1  | INIT[11] |
| 0     | 0  | 1  | 1  | 0  | 0  | INIT[12] |
| 0     | 0  | 1  | 1  | 0  | 1  | INIT[13] |
| 0     | 0  | 1  | 1  | 1  | 0  | INIT[14] |
| 0     | 0  | 1  | 1  | 1  | 1  | INIT[15] |

(UG030008, V1.2) 55 / 161



| Input |   |   |   |   |   | Output   |
|-------|---|---|---|---|---|----------|
| 0     | 1 | 0 | 0 | 0 | 0 | INIT[16] |
| 0     | 1 | 0 | 0 | 0 | 1 | INIT[17] |
| 0     | 1 | 0 | 0 | 1 | 0 | INIT[18] |
| 0     | 1 | 0 | 0 | 1 | 1 | INIT[19] |
| 0     | 1 | 0 | 1 | 0 | 0 | INIT[20] |
| 0     | 1 | 0 | 1 | 0 | 1 | INIT[21] |
| 0     | 1 | 0 | 1 | 1 | 0 | INIT[22] |
| 0     | 1 | 0 | 1 | 1 | 1 | INIT[23] |
| 0     | 1 | 1 | 0 | 0 | 0 | INIT[24] |
| 0     | 1 | 1 | 0 | 0 | 1 | INIT[25] |
| 0     | 1 | 1 | 0 | 1 | 0 | INIT[26] |
| 0     | 1 | 1 | 0 | 1 | 1 | INIT[27] |
| 0     | 1 | 1 | 1 | 0 | 0 | INIT[28] |
| 0     | 1 | 1 | 1 | 0 | 1 | INIT[29] |
| 0     | 1 | 1 | 1 | 1 | 0 | INIT[30] |
| 0     | 1 | 1 | 1 | 1 | 1 | INIT[31] |
| 1     | 0 | 0 | 0 | 0 | 0 | INIT[32] |
| 1     | 0 | 0 | 0 | 0 | 1 | INIT[33] |
| 1     | 0 | 0 | 0 | 1 | 0 | INIT[34] |
| 1     | 0 | 0 | 0 | 1 | 1 | INIT[35] |
| 1     | 0 | 0 | 1 | 0 | 0 | INIT[36] |
| 1     | 0 | 0 | 1 | 0 | 1 | INIT[37] |
| 1     | 0 | 0 | 1 | 1 | 0 | INIT[38] |
| 1     | 0 | 0 | 1 | 1 | 1 | INIT[39] |
| 1     | 0 | 1 | 0 | 0 | 0 | INIT[40] |
| 1     | 0 | 1 | 0 | 0 | 1 | INIT[41] |
| 1     | 0 | 1 | 0 | 1 | 0 | INIT[42] |
| 1     | 0 | 1 | 0 | 1 | 1 | INIT[43] |
| 1     | 0 | 1 | 1 | 0 | 0 | INIT[44] |
| 1     | 0 | 1 | 1 | 0 | 1 | INIT[45] |
| 1     | 0 | 1 | 1 | 1 | 0 | INIT[46] |
| 1     | 0 | 1 | 1 | 1 | 1 | INIT[47] |
| 1     | 1 | 0 | 0 | 0 | 0 | INIT[48] |
| 1     | 1 | 0 | 0 | 0 | 1 | INIT[49] |
| 1     | 1 | 0 | 0 | 1 | 0 | INIT[50] |
| 1     | 1 | 0 | 0 | 1 | 1 | INIT[51] |
| 1     | 1 | 0 | 1 | 0 | 0 | INIT[52] |
| 1     | 1 | 0 | 1 | 0 | 1 | INIT[53] |
| 1     | 1 | 0 | 1 | 1 | 0 | INIT[54] |

(UG030008, V1.2) 56 / 161



| Input | Input |   |   |   |   |          |
|-------|-------|---|---|---|---|----------|
| 1     | 1     | 0 | 1 | 1 | 1 | INIT[55] |
| 1     | 1     | 1 | 0 | 0 | 0 | INIT[56] |
| 1     | 1     | 1 | 0 | 0 | 1 | INIT[57] |
| 1     | 1     | 1 | 0 | 1 | 0 | INIT[58] |
| 1     | 1     | 1 | 0 | 1 | 1 | INIT[59] |
| 1     | 1     | 1 | 1 | 0 | 0 | INIT[60] |
| 1     | 1     | 1 | 1 | 0 | 1 | INIT[61] |
| 1     | 1     | 1 | 1 | 1 | 0 | INIT[62] |
| 1     | 1     | 1 | 1 | 1 | 1 | INIT[63] |

## 3.11.3 Paramater Description

Table 3-24 GTP\_LUT6 Parameter Description

| Parameter Name | Valid Values | Defaults                | <b>Function Description</b>    |
|----------------|--------------|-------------------------|--------------------------------|
| INIT           | 0 ~ 2^64-1   | 64'h0000_0000_0000_0000 | Output Configuration Parameter |

#### 3.11.4 Instantiation template

```
GTP_LUT6
#(
.INIT
        (64'h0000_0000_0000_0000)
)GTP_LUT6_inst (
.Z
        (z),
.I0
        (i0),
.I1
        (i1),
.I2
        (i2),
.I3
        (i3),
.I4
        (i4),
.I5
        (i5)
);
```

#### **3.12 GTP\_LUT7**

## 3.12.1 Description of Functionality

GTP\_LUT7is a 7-input Look Up Table, with different INIT parameter values corresponding to different functions of LUT7; the corresponding INIT parameter must be specified when used. The structure block diagram is shown below.

(UG030008, V1.2) 57 / 161





Figure 3-12 GTP\_LUT7 Structure Block Diagram

## 3.12.2 Port Description

Table 3-25 GTP\_LUT7 Port Description

| Port | Direction | Function Description |
|------|-----------|----------------------|
| Z    | Output    | Output signal        |
| I0   | Input     | Input Signal         |
| I1   | Input     | Input Signal         |
| I2   | Input     | Input Signal         |
| I3   | Input     | Input Signal         |
| I4   | Input     | Input Signal         |
| I5   | Input     | Input Signal         |
| I6   | Input     | Input Signal         |

## Truth Table:

Table 3-26 GTP\_LUT7 Truth Table

| Input | Input |    |    |    |    |    |          |
|-------|-------|----|----|----|----|----|----------|
| I6    | I5    | I4 | I3 | I2 | I1 | 10 | Z        |
| 0     | 0     | 0  | 0  | 0  | 0  | 0  | INIT[0]  |
| 0     | 0     | 0  | 0  | 0  | 0  | 1  | INIT[1]  |
| 0     | 0     | 0  | 0  | 0  | 1  | 0  | INIT[2]  |
| 0     | 0     | 0  | 0  | 0  | 1  | 1  | INIT[3]  |
| 0     | 0     | 0  | 0  | 1  | 0  | 0  | INIT[4]  |
| 0     | 0     | 0  | 0  | 1  | 0  | 1  | INIT[5]  |
| 0     | 0     | 0  | 0  | 1  | 1  | 0  | INIT[6]  |
| 0     | 0     | 0  | 0  | 1  | 1  | 1  | INIT[7]  |
| 0     | 0     | 0  | 1  | 0  | 0  | 0  | INIT[8]  |
| 0     | 0     | 0  | 1  | 0  | 0  | 1  | INIT[9]  |
| 0     | 0     | 0  | 1  | 0  | 1  | 0  | INIT[10] |
| 0     | 0     | 0  | 1  | 0  | 1  | 1  | INIT[11] |
| 0     | 0     | 0  | 1  | 1  | 0  | 0  | INIT[12] |
| 0     | 0     | 0  | 1  | 1  | 0  | 1  | INIT[13] |

(UG030008, V1.2) 58 / 161



| Input |   |   |   |   |   |   | Output   |
|-------|---|---|---|---|---|---|----------|
| 0     | 0 | 0 | 1 | 1 | 1 | 0 | INIT[14] |
| 0     | 0 | 0 | 1 | 1 | 1 | 1 | INIT[15] |
| 0     | 0 | 1 | 0 | 0 | 0 | 0 | INIT[16] |
| 0     | 0 | 1 | 0 | 0 | 0 | 1 | INIT[17] |
| 0     | 0 | 1 | 0 | 0 | 1 | 0 | INIT[18] |
| 0     | 0 | 1 | 0 | 0 | 1 | 1 | INIT[19] |
| 0     | 0 | 1 | 0 | 1 | 0 | 0 | INIT[20] |
| 0     | 0 | 1 | 0 | 1 | 0 | 1 | INIT[21] |
| 0     | 0 | 1 | 0 | 1 | 1 | 0 | INIT[22] |
| 0     | 0 | 1 | 0 | 1 | 1 | 1 | INIT[23] |
| 0     | 0 | 1 | 1 | 0 | 0 | 0 | INIT[24] |
| 0     | 0 | 1 | 1 | 0 | 0 | 1 | INIT[25] |
| 0     | 0 | 1 | 1 | 0 | 1 | 0 | INIT[26] |
| 0     | 0 | 1 | 1 | 0 | 1 | 1 | INIT[27] |
| 0     | 0 | 1 | 1 | 1 | 0 | 0 | INIT[28] |
| 0     | 0 | 1 | 1 | 1 | 0 | 1 | INIT[29] |
| 0     | 0 | 1 | 1 | 1 | 1 | 0 | INIT[30] |
| 0     | 0 | 1 | 1 | 1 | 1 | 1 | INIT[31] |
| 0     | 1 | 0 | 0 | 0 | 0 | 0 | INIT[32] |
| 0     | 1 | 0 | 0 | 0 | 0 | 1 | INIT[33] |
| 0     | 1 | 0 | 0 | 0 | 1 | 0 | INIT[34] |
| 0     | 1 | 0 | 0 | 0 | 1 | 1 | INIT[35] |
| 0     | 1 | 0 | 0 | 1 | 0 | 0 | INIT[36] |
| 0     | 1 | 0 | 0 | 1 | 0 | 1 | INIT[37] |
| 0     | 1 | 0 | 0 | 1 | 1 | 0 | INIT[38] |
| 0     | 1 | 0 | 0 | 1 | 1 | 1 | INIT[39] |
| 0     | 1 | 0 | 1 | 0 | 0 | 0 | INIT[40] |
| 0     | 1 | 0 | 1 | 0 | 0 | 1 | INIT[41] |
| 0     | 1 | 0 | 1 | 0 | 1 | 0 | INIT[42] |
| 0     | 1 | 0 | 1 | 0 | 1 | 1 | INIT[43] |
| 0     | 1 | 0 | 1 | 1 | 0 | 0 | INIT[44] |
| 0     | 1 | 0 | 1 | 1 | 0 | 1 | INIT[45] |
| 0     | 1 | 0 | 1 | 1 | 1 | 0 | INIT[46] |
| 0     | 1 | 0 | 1 | 1 | 1 | 1 | INIT[47] |
| 0     | 1 | 1 | 0 | 0 | 0 | 0 | INIT[48] |
| 0     | 1 | 1 | 0 | 0 | 0 | 1 | INIT[49] |
| 0     | 1 | 1 | 0 | 0 | 1 | 0 | INIT[50] |
| 0     | 1 | 1 | 0 | 0 | 1 | 1 | INIT[51] |
| 0     | 1 | 1 | 0 | 1 | 0 | 0 | INIT[52] |

(UG030008, V1.2) 59 / 161



| Input |   |   |   |   |   |   | Output   |
|-------|---|---|---|---|---|---|----------|
| 0     | 1 | 1 | 0 | 1 | 0 | 1 | INIT[53] |
| 0     | 1 | 1 | 0 | 1 | 1 | 0 | INIT[54] |
| 0     | 1 | 1 | 0 | 1 | 1 | 1 | INIT[55] |
| 0     | 1 | 1 | 1 | 0 | 0 | 0 | INIT[56] |
| 0     | 1 | 1 | 1 | 0 | 0 | 1 | INIT[57] |
| 0     | 1 | 1 | 1 | 0 | 1 | 0 | INIT[58] |
| 0     | 1 | 1 | 1 | 0 | 1 | 1 | INIT[59] |
| 0     | 1 | 1 | 1 | 1 | 0 | 0 | INIT[60] |
| 0     | 1 | 1 | 1 | 1 | 0 | 1 | INIT[61] |
| 0     | 1 | 1 | 1 | 1 | 1 | 0 | INIT[62] |
| 0     | 1 | 1 | 1 | 1 | 1 | 1 | INIT[63] |
| 1     | 0 | 0 | 0 | 0 | 0 | 0 | INIT[64] |
| 1     | 0 | 0 | 0 | 0 | 0 | 1 | INIT[65] |
| 1     | 0 | 0 | 0 | 0 | 1 | 0 | INIT[66] |
| 1     | 0 | 0 | 0 | 0 | 1 | 1 | INIT[67] |
| 1     | 0 | 0 | 0 | 1 | 0 | 0 | INIT[68] |
| 1     | 0 | 0 | 0 | 1 | 0 | 1 | INIT[69] |
| 1     | 0 | 0 | 0 | 1 | 1 | 0 | INIT[70] |
| 1     | 0 | 0 | 0 | 1 | 1 | 1 | INIT[71] |
| 1     | 0 | 0 | 1 | 0 | 0 | 0 | INIT[72] |
| 1     | 0 | 0 | 1 | 0 | 0 | 1 | INIT[73] |
| 1     | 0 | 0 | 1 | 0 | 1 | 0 | INIT[74] |
| 1     | 0 | 0 | 1 | 0 | 1 | 1 | INIT[75] |
| 1     | 0 | 0 | 1 | 1 | 0 | 0 | INIT[76] |
| 1     | 0 | 0 | 1 | 1 | 0 | 1 | INIT[77] |
| 1     | 0 | 0 | 1 | 1 | 1 | 0 | INIT[78] |
| 1     | 0 | 0 | 1 | 1 | 1 | 1 | INIT[79] |
| 1     | 0 | 1 | 0 | 0 | 0 | 0 | INIT[80] |
| 1     | 0 | 1 | 0 | 0 | 0 | 1 | INIT[81] |
| 1     | 0 | 1 | 0 | 0 | 1 | 0 | INIT[82] |
| 1     | 0 | 1 | 0 | 0 | 1 | 1 | INIT[83] |
| 1     | 0 | 1 | 0 | 1 | 0 | 0 | INIT[84] |
| 1     | 0 | 1 | 0 | 1 | 0 | 1 | INIT[85] |
| 1     | 0 | 1 | 0 | 1 | 1 | 0 | INIT[86] |
| 1     | 0 | 1 | 0 | 1 | 1 | 1 | INIT[87] |
| 1     | 0 | 1 | 1 | 0 | 0 | 0 | INIT[88] |
| 1     | 0 | 1 | 1 | 0 | 0 | 1 | INIT[89] |
| 1     | 0 | 1 | 1 | 0 | 1 | 0 | INIT[90] |
| 1     | 0 | 1 | 1 | 0 | 1 | 1 | INIT[91] |

(UG030008, V1.2) 60 / 161



| Input |   |   |   |   |   |   | Output    |
|-------|---|---|---|---|---|---|-----------|
| 1     | 0 | 1 | 1 | 1 | 0 | 0 | INIT[92]  |
| 1     | 0 | 1 | 1 | 1 | 0 | 1 | INIT[93]  |
| 1     | 0 | 1 | 1 | 1 | 1 | 0 | INIT[94]  |
| 1     | 0 | 1 | 1 | 1 | 1 | 1 | INIT[95]  |
| 1     | 1 | 0 | 0 | 0 | 0 | 0 | INIT[96]  |
| 1     | 1 | 0 | 0 | 0 | 0 | 1 | INIT[97]  |
| 1     | 1 | 0 | 0 | 0 | 1 | 0 | INIT[98]  |
| 1     | 1 | 0 | 0 | 0 | 1 | 1 | INIT[99]  |
| 1     | 1 | 0 | 0 | 1 | 0 | 0 | INIT[100] |
| 1     | 1 | 0 | 0 | 1 | 0 | 1 | INIT[101] |
| 1     | 1 | 0 | 0 | 1 | 1 | 0 | INIT[102] |
| 1     | 1 | 0 | 0 | 1 | 1 | 1 | INIT[103] |
| 1     | 1 | 0 | 1 | 0 | 0 | 0 | INIT[104] |
| 1     | 1 | 0 | 1 | 0 | 0 | 1 | INIT[105] |
| 1     | 1 | 0 | 1 | 0 | 1 | 0 | INIT[106] |
| 1     | 1 | 0 | 1 | 0 | 1 | 1 | INIT[107] |
| 1     | 1 | 0 | 1 | 1 | 0 | 0 | INIT[108] |
| 1     | 1 | 0 | 1 | 1 | 0 | 1 | INIT[109] |
| 1     | 1 | 0 | 1 | 1 | 1 | 0 | INIT[110] |
| 1     | 1 | 0 | 1 | 1 | 1 | 1 | INIT[111] |
| 1     | 1 | 1 | 0 | 0 | 0 | 0 | INIT[112] |
| 1     | 1 | 1 | 0 | 0 | 0 | 1 | INIT[113] |
| 1     | 1 | 1 | 0 | 0 | 1 | 0 | INIT[114] |
| 1     | 1 | 1 | 0 | 0 | 1 | 1 | INIT[115] |
| 1     | 1 | 1 | 0 | 1 | 0 | 0 | INIT[116] |
| 1     | 1 | 1 | 0 | 1 | 0 | 1 | INIT[117] |
| 1     | 1 | 1 | 0 | 1 | 1 | 0 | INIT[118] |
| 1     | 1 | 1 | 0 | 1 | 1 | 1 | INIT[119] |
| 1     | 1 | 1 | 1 | 0 | 0 | 0 | INIT[120] |
| 1     | 1 | 1 | 1 | 0 | 0 | 1 | INIT[121] |
| 1     | 1 | 1 | 1 | 0 | 1 | 0 | INIT[122] |
| 1     | 1 | 1 | 1 | 0 | 1 | 1 | INIT[123] |
| 1     | 1 | 1 | 1 | 1 | 0 | 0 | INIT[124] |
| 1     | 1 | 1 | 1 | 1 | 0 | 1 | INIT[125] |
| 1     | 1 | 1 | 1 | 1 | 1 | 0 | INIT[126] |
| 1     | 1 | 1 | 1 | 1 | 1 | 1 | INIT[127] |

(UG030008, V1.2) 61 / 161



#### 3.12.3 Paramater Description

Table 3-27 GTP\_LUT7 Parameter Description

| Parameter<br>Name | Valid Values | Defaults                                  | <b>Function Description</b>       |
|-------------------|--------------|-------------------------------------------|-----------------------------------|
| INIT              | 0 ~ 2^128-1  | 128'h00000000_00000000_00000000_000000000 | Output Configuration<br>Parameter |

## 3.12.4 Instantiation template

```
GTP_LUT7
#(
        (128'h0000000_00000000_00000000_00000000)
)GTP_LUT7_inst (
.Z
        (z),
.I0
        (i0),
.I1
        (i1),
.I2
        (i2),
.I3
        (i3),
.I4
        (i4),
.I5
        (i5),
.I6
        (i6)
);
```

## **3.13 GTP\_LUT8**

## 3.13.1 Description of Functionality

GTP\_LUT8is an 8-input Look Up Table, with different INIT parameter values corresponding to different functions of LUT8; the corresponding INIT parameter must be specified when used. The structure block diagram is shown below.

(UG030008, V1.2) 62 / 161





Figure 3-13 GTP\_LUT8 Structure Block Diagram

# 3.13.2 Port Description

Table 3-28 GTP\_LUT8 Port Description

| Port | Direction | Function Description |
|------|-----------|----------------------|
| Z    | Output    | Output signal        |
| 10   | Input     | Input Signal         |
| I1   | Input     | Input Signal         |
| I2   | Input     | Input Signal         |
| I3   | Input     | Input Signal         |
| I4   | Input     | Input Signal         |
| I5   | Input     | Input Signal         |
| I6   | Input     | Input Signal         |
| I7   | Input     | Input Signal         |

## Truth Table:

Table 3-29 GTP\_LUT8 Truth Table

| Input | Input |    |    |    |    |    |    |          |  |
|-------|-------|----|----|----|----|----|----|----------|--|
| I7    | I6    | I5 | I4 | I3 | I2 | I1 | 10 | Z        |  |
| 0     | 0     | 0  | 0  | 0  | 0  | 0  | 0  | INIT[0]  |  |
| 0     | 0     | 0  | 0  | 0  | 0  | 0  | 1  | INIT[1]  |  |
| 0     | 0     | 0  | 0  | 0  | 0  | 1  | 0  | INIT[2]  |  |
| 0     | 0     | 0  | 0  | 0  | 0  | 1  | 1  | INIT[3]  |  |
| 0     | 0     | 0  | 0  | 0  | 1  | 0  | 0  | INIT[4]  |  |
| 0     | 0     | 0  | 0  | 0  | 1  | 0  | 1  | INIT[5]  |  |
| 0     | 0     | 0  | 0  | 0  | 1  | 1  | 0  | INIT[6]  |  |
| 0     | 0     | 0  | 0  | 0  | 1  | 1  | 1  | INIT[7]  |  |
| 0     | 0     | 0  | 0  | 1  | 0  | 0  | 0  | INIT[8]  |  |
| 0     | 0     | 0  | 0  | 1  | 0  | 0  | 1  | INIT[9]  |  |
| 0     | 0     | 0  | 0  | 1  | 0  | 1  | 0  | INIT[10] |  |
| 0     | 0     | 0  | 0  | 1  | 0  | 1  | 1  | INIT[11] |  |

(UG030008, V1.2) 63 / 161



| Input |   |   |   |   |   |   |   | Output   |
|-------|---|---|---|---|---|---|---|----------|
| 0     | 0 | 0 | 0 | 1 | 1 | 0 | 0 | INIT[12] |
| 0     | 0 | 0 | 0 | 1 | 1 | 0 | 1 | INIT[13] |
| 0     | 0 | 0 | 0 | 1 | 1 | 1 | 0 | INIT[14] |
| 0     | 0 | 0 | 0 | 1 | 1 | 1 | 1 | INIT[15] |
| 0     | 0 | 0 | 1 | 0 | 0 | 0 | 0 | INIT[16] |
| 0     | 0 | 0 | 1 | 0 | 0 | 0 | 1 | INIT[17] |
| 0     | 0 | 0 | 1 | 0 | 0 | 1 | 0 | INIT[18] |
| 0     | 0 | 0 | 1 | 0 | 0 | 1 | 1 | INIT[19] |
| 0     | 0 | 0 | 1 | 0 | 1 | 0 | 0 | INIT[20] |
| 0     | 0 | 0 | 1 | 0 | 1 | 0 | 1 | INIT[21] |
| 0     | 0 | 0 | 1 | 0 | 1 | 1 | 0 | INIT[22] |
| 0     | 0 | 0 | 1 | 0 | 1 | 1 | 1 | INIT[23] |
| 0     | 0 | 0 | 1 | 1 | 0 | 0 | 0 | INIT[24] |
| 0     | 0 | 0 | 1 | 1 | 0 | 0 | 1 | INIT[25] |
| 0     | 0 | 0 | 1 | 1 | 0 | 1 | 0 | INIT[26] |
| 0     | 0 | 0 | 1 | 1 | 0 | 1 | 1 | INIT[27] |
| 0     | 0 | 0 | 1 | 1 | 1 | 0 | 0 | INIT[28] |
| 0     | 0 | 0 | 1 | 1 | 1 | 0 | 1 | INIT[29] |
| 0     | 0 | 0 | 1 | 1 | 1 | 1 | 0 | INIT[30] |
| 0     | 0 | 0 | 1 | 1 | 1 | 1 | 1 | INIT[31] |
| 0     | 0 | 1 | 0 | 0 | 0 | 0 | 0 | INIT[32] |
| 0     | 0 | 1 | 0 | 0 | 0 | 0 | 1 | INIT[33] |
| 0     | 0 | 1 | 0 | 0 | 0 | 1 | 0 | INIT[34] |
| 0     | 0 | 1 | 0 | 0 | 0 | 1 | 1 | INIT[35] |
| 0     | 0 | 1 | 0 | 0 | 1 | 0 | 0 | INIT[36] |
| 0     | 0 | 1 | 0 | 0 | 1 | 0 | 1 | INIT[37] |
| 0     | 0 | 1 | 0 | 0 | 1 | 1 | 0 | INIT[38] |
| 0     | 0 | 1 | 0 | 0 | 1 | 1 | 1 | INIT[39] |
| 0     | 0 | 1 | 0 | 1 | 0 | 0 | 0 | INIT[40] |
| 0     | 0 | 1 | 0 | 1 | 0 | 0 | 1 | INIT[41] |
| 0     | 0 | 1 | 0 | 1 | 0 | 1 | 0 | INIT[42] |
| 0     | 0 | 1 | 0 | 1 | 0 | 1 | 1 | INIT[43] |
| 0     | 0 | 1 | 0 | 1 | 1 | 0 | 0 | INIT[44] |
| 0     | 0 | 1 | 0 | 1 | 1 | 0 | 1 | INIT[45] |
| 0     | 0 | 1 | 0 | 1 | 1 | 1 | 0 | INIT[46] |
| 0     | 0 | 1 | 0 | 1 | 1 | 1 | 1 | INIT[47] |
| 0     | 0 | 1 | 1 | 0 | 0 | 0 | 0 | INIT[48] |
| 0     | 0 | 1 | 1 | 0 | 0 | 0 | 1 | INIT[49] |
| 0     | 0 | 1 | 1 | 0 | 0 | 1 | 0 | INIT[50] |

(UG030008, V1.2) 64 / 161



| Depti                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Input |   |   |   |   |   |   |   |          |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|---|---|---|---|---|---|----------|--|
| 0         0         1         1         0         1         0         1         1         1         0         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1                                                                                         |       |   | 1 |   |   |   | 1 | 1 | -        |  |
| 0         0         1         1         0         1         INITIS31           0         0         1         1         0         1         1         0         INITIS51           0         0         1         1         0         1         1         1         INITIS51           0         0         1         1         1         0         0         0         INITIS51           0         0         1         1         1         0         0         1         INITIS51           0         0         1         1         1         0         0         1         INITIS51           0         0         1         1         1         0         1         INITIS51           0         0         1         1         1         0         1         INITIS51           0         0         1         1         1         1         0         1         INITIS51           0         0         1         1         1         1         1         1         INITIS51           0         1         1         1         1         1         1                                                                                                                                           |       |   |   |   |   |   |   |   |          |  |
| 0         0         1         1         0         1         1         0         II         1         IIIIT[55]           0         0         1         1         0         1         1         1         INTI[55]           0         0         1         1         1         0         0         0         INTI[56]           0         0         1         1         1         0         0         1         INTI[56]           0         0         1         1         1         0         0         1         INTI[56]           0         0         1         1         1         0         1         1         INTI[57]           0         0         1         1         1         0         0         INTI[60]           0         1         1         1         1         1         1         INTI[60]           0         1         1         1         1         1         1         INTI[61]           0         1         0         0         0         0         1         INTI[62]           0         1         0         0         0                                                                                                                                         |       |   |   |   |   |   |   |   |          |  |
| 0         0         1         1         0         1         1         1         NIT[55]           0         0         1         1         1         0         0         0         NIT[56]           0         0         1         1         1         0         0         1         INIT[57]           0         0         1         1         1         0         1         1         INIT[57]           0         0         1         1         1         0         1         1         INIT[57]           0         0         1         1         1         0         1         INIT[57]           0         0         1         1         1         1         1         INIT[60]           0         0         1         1         1         1         0         INIT[60]           0         0         1         1         1         1         1         1         INIT[60]           0         1         0         0         0         0         0         INIT[61]         1         INIT[61]           0         1         0         0         0                                                                                                                                      |       |   |   |   |   |   |   |   |          |  |
| 0         0         1         1         1         0         0         0         INIT[56]           0         0         1         1         1         0         0         1         INIT[57]           0         0         1         1         1         0         1         INIT[57]           0         0         1         1         1         0         1         1         INIT[57]           0         0         1         1         1         0         1         1         INIT[57]           0         0         1         1         1         1         0         0         INIT[67]           0         0         1         1         1         1         0         INIT[67]           0         0         1         1         1         1         1         1         INIT[67]           0         1         0         0         0         0         0         1         INIT[68]           0         1         0         0         0         0         0         1         INIT[68]           0         1         0         0         0                                                                                                                                           |       |   |   |   |   |   |   |   |          |  |
| 0         0         1         1         1         0         0         1         INIT[57]           0         0         1         1         1         0         1         0         INIT[58]           0         0         1         1         1         0         1         1         INIT[69]           0         0         1         1         1         1         0         0         INIT[60]           0         0         1         1         1         1         0         0         INIT[60]           0         0         1         1         1         1         0         1         INIT[60]           0         1         1         1         1         1         1         1         INIT[62]           0         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1 <t< td=""><td></td><td></td><td></td><td></td><td>0</td><td></td><td></td><td></td><td></td></t<>                            |       |   |   |   | 0 |   |   |   |          |  |
| 0         0         1         1         1         0         1         1         INIT[58]           0         0         1         1         1         0         1         1         INIT[59]           0         0         1         1         1         0         1         INIT[60]           0         0         1         1         1         1         0         0         INIT[60]           0         0         1         1         1         1         0         1         INIT[61]           0         0         1         1         1         1         1         1         INIT[61]           0         1         0         0         0         0         0         INIT[62]           0         1         0         0         0         0         0         INIT[63]           0         1         0         0         0         0         0         INIT[63]           0         1         0         0         0         0         0         INIT[63]           0         1         0         0         0         1         0         0                                                                                                                                           |       |   |   |   |   |   |   | 0 |          |  |
| 0         0         1         1         1         0         1         1         INIT[59]           0         0         1         1         1         1         0         0         INIT[60]           0         0         1         1         1         1         0         0         INIT[60]           0         0         1         1         1         1         1         0         INIT[61]           0         0         1         1         1         1         1         1         INIT[62]           0         0         1         1         1         1         1         INIT[63]           0         1         0         0         0         0         0         INIT[63]           0         1         0         0         0         0         0         INIT[63]           0         1         0         0         0         0         0         INIT[63]           0         1         0         0         0         1         0         INIT[63]           0         1         0         0         0         1         0         0                                                                                                                                           | 0     | 0 | 1 | 1 | 1 | 0 | 0 | 1 | INIT[57] |  |
| 0         0         1         1         1         1         0         0         INTI[60]           0         0         1         1         1         1         0         1         INTI[61]           0         0         1         1         1         1         1         0         INTI[62]           0         0         1         1         1         1         1         1         INTI[63]           0         1         0         0         0         0         0         0         INTI[63]           0         1         0         0         0         0         0         0         INTI[63]           0         1         0         0         0         0         0         INTI[64]         0         0         INTI[64]         0         0         INTI[64]         0         0         INTI[65]         0         0         0         0         0         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1                                                                                                           | 0     | 0 | 1 | 1 | 1 | 0 | 1 | 0 | INIT[58] |  |
| 0         0         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1                                                                                         | 0     | 0 | 1 | 1 | 1 | 0 | 1 | 1 |          |  |
| 0         0         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1                                                                                         | 0     | 0 | 1 | 1 | 1 | 1 | 0 | 0 | INIT[60] |  |
| 0         0         1         1         1         1         1         1         1         INIT[63]           0         1         0         0         0         0         0         0         INIT[63]           0         1         0         0         0         0         0         1         INIT[63]           0         1         0         0         0         0         1         INIT[65]           0         1         0         0         0         0         1         0         INIT[65]           0         1         0         0         0         1         0         INIT[65]           0         1         0         0         0         1         1         INIT[65]           0         1         0         0         0         1         0         INIT[65]           0         1         0         0         0         1         1         INIT[65]           0         1         0         0         1         1         0         INIT[75]           0         1         0         0         1         0         1         INIT[75]                                                                                                                                    | 0     | 0 | 1 | 1 | 1 | 1 | 0 | 1 | INIT[61] |  |
| 0         1         0         0         0         0         0         1 INIT[64]           0         1         0         0         0         0         0         1 INIT[65]           0         1         0         0         0         0         1         0 INIT[65]           0         1         0         0         0         0         1         1 INIT[67]           0         1         0         0         0         1         0         0 INIT[68]           0         1         0         0         0         1         0         0 INIT[68]           0         1         0         0         0         1         0         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1                                                                                                                 | 0     | 0 | 1 | 1 | 1 | 1 | 1 | 0 | INIT[62] |  |
| 0         1         0         0         0         0         1         INIT[65]           0         1         0         0         0         0         1         0         INIT[66]           0         1         0         0         0         0         1         1         INIT[67]           0         1         0         0         0         1         0         0         INIT[68]           0         1         0         0         0         1         0         0         INIT[68]           0         1         0         0         0         1         0         0         INIT[69]           0         1         0         0         0         1         0         INIT[70]           0         1         0         0         0         1         1         INIT[70]           0         1         0         0         1         0         0         INIT[73]           0         1         0         0         1         0         1         INIT[74]           0         1         0         0         1         1         1         INIT[75]                                                                                                                                    | 0     | 0 | 1 | 1 | 1 | 1 | 1 | 1 | INIT[63] |  |
| 0         1         0         0         0         1         0         INIT[66]           0         1         0         0         0         1         1         INIT[67]           0         1         0         0         0         1         0         0         INIT[67]           0         1         0         0         0         1         0         0         INIT[68]           0         1         0         0         0         1         0         0         INIT[69]           0         1         0         0         0         1         0         0         INIT[69]           0         1         0         0         0         1         1         0         INIT[70]           0         1         0         0         0         1         1         INIT[71]         1         0         1         INIT[72]         1         0         0         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1 </td <td>0</td> <td>1</td> <td>0</td> <td>0</td> <td>0</td> <td>0</td> <td>0</td> <td>0</td> <td>INIT[64]</td> | 0     | 1 | 0 | 0 | 0 | 0 | 0 | 0 | INIT[64] |  |
| 0         1         0         0         0         1         1         INIT[67]           0         1         0         0         0         1         0         0         INIT[68]           0         1         0         0         0         1         0         1         INIT[69]           0         1         0         0         0         1         0         1         INIT[69]           0         1         0         0         0         1         1         0         INIT[69]           0         1         0         0         0         1         1         0         INIT[70]           0         1         0         0         1         0         0         INIT[71]           0         1         0         0         1         0         0         INIT[73]           0         1         0         0         1         0         1         INIT[74]           0         1         0         0         1         1         0         INIT[75]           0         1         0         0         1         1         1         INIT[75]                                                                                                                                    | 0     | 1 | 0 | 0 | 0 | 0 | 0 | 1 | INIT[65] |  |
| 0         1         0         0         0         1         0         0         INIT[68]           0         1         0         0         0         1         0         1         INIT[69]           0         1         0         0         0         1         0         1         INIT[70]           0         1         0         0         0         1         1         1         INIT[70]           0         1         0         0         1         0         0         0         INIT[71]           0         1         0         0         1         0         0         0         INIT[72]           0         1         0         0         1         0         0         1         INIT[73]           0         1         0         0         1         0         1         INIT[74]           0         1         0         0         1         0         1         INIT[75]           0         1         0         0         1         1         1         INIT[75]           0         1         0         0         1         1                                                                                                                                           | 0     | 1 | 0 | 0 | 0 | 0 | 1 | 0 | INIT[66] |  |
| 0         1         0         0         1         0         1         INIT[69]           0         1         0         0         0         1         1         0         INIT[70]           0         1         0         0         0         1         1         1         INIT[70]           0         1         0         0         0         1         1         1         INIT[71]           0         1         0         0         1         0         0         0         INIT[72]           0         1         0         0         1         0         0         1         INIT[73]           0         1         0         0         1         0         1         INIT[74]           0         1         0         0         1         0         1         INIT[74]           0         1         0         0         1         1         0         INIT[76]           0         1         0         0         1         1         1         INIT[76]           0         1         0         0         1         1         1         INIT[78]                                                                                                                                    | 0     | 1 | 0 | 0 | 0 | 0 | 1 | 1 | INIT[67] |  |
| 0         1         0         0         0         1         1         0         INIT[70]           0         1         0         0         0         1         1         1         INIT[71]           0         1         0         0         1         0         0         0         INIT[72]           0         1         0         0         1         0         0         1         INIT[73]           0         1         0         0         1         0         0         1         INIT[73]           0         1         0         0         1         0         1         INIT[74]           0         1         0         0         1         0         INIT[74]           0         1         0         0         1         1         0         INIT[75]           0         1         0         0         1         1         0         0         INIT[76]           0         1         0         0         1         1         1         0         INIT[76]           0         1         0         0         1         1         1                                                                                                                                           | 0     | 1 | 0 | 0 | 0 | 1 | 0 | 0 | INIT[68] |  |
| 0         1         0         0         0         1         1         1         INIT[71]           0         1         0         0         0         0         INIT[72]           0         1         0         0         0         1         INIT[73]           0         1         0         0         1         0         0         1         INIT[73]           0         1         0         0         1         0         1         0         INIT[74]           0         1         0         0         1         0         1         INIT[75]           0         1         0         0         1         1         0         INIT[76]           0         1         0         0         1         1         0         0         INIT[76]           0         1         0         0         1         1         0         1         INIT[76]           0         1         0         0         1         1         1         1         INIT[77]           0         1         0         0         1         1         1         INIT[78]                                                                                                                                              | 0     | 1 | 0 | 0 | 0 | 1 | 0 | 1 | INIT[69] |  |
| 0         1         0         0         1         0         0         1NIT[72]           0         1         0         0         1         0         0         1         INIT[73]           0         1         0         0         1         0         1         0         INIT[74]           0         1         0         0         1         0         1         1         INIT[75]           0         1         0         0         1         1         0         0         INIT[76]           0         1         0         0         1         1         0         0         INIT[76]           0         1         0         0         1         1         0         1         INIT[76]           0         1         0         0         1         1         1         1         INIT[76]           0         1         0         0         1         1         1         1         INIT[78]           0         1         0         1         0         0         0         1         INIT[83]           0         1         0         1                                                                                                                                           | 0     | 1 | 0 | 0 | 0 | 1 | 1 | 0 | INIT[70] |  |
| 0         1         0         0         1         INIT[73]           0         1         0         0         1         0         1         INIT[74]           0         1         0         0         1         0         1         0         INIT[74]           0         1         0         0         1         0         1         1         INIT[75]           0         1         0         0         1         1         0         0         INIT[76]           0         1         0         0         1         1         0         1         INIT[76]           0         1         0         0         1         1         0         1         INIT[76]           0         1         0         0         1         1         1         1         INIT[76]           0         1         0         0         1         1         1         1         INIT[78]           0         1         0         1         0         0         0         0         INIT[80]           0         1         0         1         0         0         1                                                                                                                                           | 0     | 1 | 0 | 0 | 0 | 1 | 1 | 1 | INIT[71] |  |
| 0         1         0         0         1         0         1         0         INIT[74]           0         1         0         0         1         0         1         1         Init[75]           0         1         0         0         1         1         0         0         Init[76]           0         1         0         0         1         1         0         1         Init[76]           0         1         0         0         1         1         0         1         Init[76]           0         1         0         0         1         1         0         Init[76]           0         1         0         0         1         1         1         Init[77]           0         1         0         0         1         1         1         Init[77]         Init[78]           0         1         0         0         1         1         Init[77]         Init[78]                                                                                  | 0     | 1 | 0 | 0 | 1 | 0 | 0 | 0 | INIT[72] |  |
| 0         1         0         0         1         0         1         Init[75]           0         1         0         0         1         1         0         0         Init[75]           0         1         0         0         1         1         0         1         Init[76]           0         1         0         0         1         1         0         1         Init[77]           0         1         0         0         1         1         1         0         Init[78]           0         1         0         0         1         1         1         Init[78]           0         1         0         1         1         1         1         Init[78]           0         1         0         1         0         0         0         Init[80]           0         1         0         1         0         0         0         Init[81]           0         1         0         1         0         1         Init[81]           0         1         0         1         0         1         Init[81]           0         1                                                                                                                                            | 0     | 1 | 0 | 0 | 1 | 0 | 0 | 1 | INIT[73] |  |
| 0         1         0         0         1         1         0         0         INIT[76]           0         1         0         0         1         1         0         1         INIT[77]           0         1         0         0         1         1         1         0         INIT[78]           0         1         0         0         1         1         1         1         INIT[80]           0         1         0         1         0         0         0         0         INIT[80]           0         1         0         1         0         0         0         1         INIT[80]           0         1         0         1         0         0         0         1         INIT[80]           0         1         0         1         0         0         1         INIT[81]           0         1         0         1         0         1         1         INIT[83]           0         1         0         1         0         0         INIT[84]           0         1         0         1         0         1         INIT[85]                                                                                                                                    | 0     | 1 | 0 | 0 | 1 | 0 | 1 | 0 | INIT[74] |  |
| 0         1         0         0         1         1         0         1         INIT[77]           0         1         0         0         1         1         1         0         INIT[78]           0         1         0         0         1         1         1         1         INIT[79]           0         1         0         1         0         0         0         0         INIT[80]           0         1         0         1         0         0         0         1         INIT[81]           0         1         0         1         0         0         1         INIT[81]           0         1         0         1         0         1         INIT[82]           0         1         0         1         0         INIT[83]           0         1         0         1         0         INIT[83]           0         1         0         1         0         INIT[84]           0         1         0         1         0         INIT[85]           0         1         0         1         1         INIT[87]           0                                                                                                                                             | 0     | 1 | 0 | 0 | 1 | 0 | 1 | 1 | INIT[75] |  |
| 0         1         0         0         1         1         1         0         INIT[78]           0         1         0         0         1         1         1         1         INIT[79]           0         1         0         1         0         0         0         0         INIT[80]           0         1         0         1         0         0         0         1         INIT[81]           0         1         0         1         0         0         1         INIT[82]           0         1         0         1         0         1         1         INIT[83]           0         1         0         1         0         0         1         INIT[84]           0         1         0         1         0         1         INIT[84]           0         1         0         1         0         1         INIT[85]           0         1         0         1         1         0         INIT[86]           0         1         0         1         1         1         INIT[88]           0         1         0         0                                                                                                                                            | 0     | 1 | 0 | 0 | 1 | 1 | 0 | 0 | INIT[76] |  |
| 0         1         0         0         1         1         1         1         INIT[79]           0         1         0         1         0         0         0         0         INIT[80]           0         1         0         1         0         0         0         1         INIT[81]           0         1         0         1         0         0         1         0         INIT[82]           0         1         0         1         0         1         1         INIT[83]           0         1         0         1         0         0         INIT[84]           0         1         0         1         0         1         INIT[84]           0         1         0         1         0         1         INIT[85]           0         1         0         1         1         0         INIT[86]           0         1         0         1         1         1         INIT[87]           0         1         0         1         1         1         INIT[88]                                                                                                                                                                                                          | 0     | 1 | 0 | 0 | 1 | 1 | 0 | 1 | INIT[77] |  |
| 0         1         0         1         0         0         0         0         INIT[80]           0         1         0         1         0         0         0         1         INIT[81]           0         1         0         1         0         0         1         0         INIT[82]           0         1         0         1         0         1         1         INIT[83]           0         1         0         1         0         0         INIT[84]           0         1         0         1         0         1         INIT[85]           0         1         0         1         1         0         INIT[86]           0         1         0         1         1         1         INIT[87]           0         1         0         1         1         1         INIT[87]           0         1         0         1         1         1         INIT[88]                                                                                                                                                                                                                                                                                                             | 0     | 1 | 0 | 0 | 1 | 1 | 1 | 0 | INIT[78] |  |
| 0         1         0         1         0         0         0         1         INIT[81]           0         1         0         1         0         0         1         0         INIT[82]           0         1         0         1         0         1         1         INIT[83]           0         1         0         1         0         0         INIT[83]           0         1         0         1         0         0         INIT[84]           0         1         0         1         0         1         INIT[85]           0         1         0         1         1         0         INIT[86]           0         1         0         1         1         1         INIT[87]           0         1         0         1         1         1         INIT[88]                                                                                                                                                                                                                                                                                                                                                                                                                | 0     | 1 | 0 | 0 | 1 | 1 | 1 | 1 | INIT[79] |  |
| 0         1         0         1         0         INIT[82]           0         1         0         1         0         INIT[82]           0         1         0         1         1         INIT[83]           0         1         0         1         0         0         INIT[84]           0         1         0         1         0         1         INIT[85]           0         1         0         1         1         0         INIT[86]           0         1         0         1         1         1         INIT[87]           0         1         0         1         1         0         INIT[88]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0     | 1 | 0 | 1 | 0 | 0 | 0 | 0 | INIT[80] |  |
| 0         1         0         1         1         INIT[83]           0         1         0         1         0         0         INIT[84]           0         1         0         1         0         0         INIT[85]           0         1         0         1         0         1         0         INIT[86]           0         1         0         1         1         1         INIT[87]           0         1         0         1         1         0         INIT[88]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0     | 1 | 0 | 1 | 0 | 0 | 0 | 1 | INIT[81] |  |
| 0       1       0       1       0       0       INIT[84]         0       1       0       1       0       1       INIT[85]         0       1       0       1       1       0       INIT[86]         0       1       0       1       1       1       INIT[87]         0       1       0       1       0       0       INIT[88]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0     | 1 | 0 | 1 | 0 | 0 | 1 | 0 | INIT[82] |  |
| 0     1     0     1     0     1     INIT[85]       0     1     0     1     0     INIT[86]       0     1     0     1     1     0     INIT[87]       0     1     0     1     1     0     0     INIT[88]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0     | 1 | 0 | 1 | 0 | 0 | 1 | 1 | INIT[83] |  |
| 0     1     0     1     0     1     INIT[85]       0     1     0     1     0     1     0     INIT[86]       0     1     0     1     1     1     1     INIT[87]       0     1     0     1     1     0     0     INIT[88]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0     | 1 | 0 | 1 | 0 | 1 | 0 | 0 | INIT[84] |  |
| 0         1         0         1         1         1         1         INIT[87]           0         1         0         1         0         0         0         INIT[88]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0     | 1 | 0 | 1 | 0 | 1 | 0 | 1 | INIT[85] |  |
| 0     1     0     1     1     1     1     INIT[87]       0     1     0     1     0     0     0     INIT[88]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0     | 1 | 0 | 1 | 0 | 1 | 1 | 0 |          |  |
| 0 1 0 1 1 0 0 0 INIT[88]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0     | 1 | 0 | 1 | 0 | 1 | 1 | 1 |          |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |   |   |   |   |   | 0 | 0 |          |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0     | 1 |   | 1 | 1 | 0 | 0 | 1 | INIT[89] |  |

(UG030008, V1.2) 65 / 161



| Input |   |   |   |   |   |   |   | Output    |
|-------|---|---|---|---|---|---|---|-----------|
| 0     | 1 | 0 | 1 | 1 | 0 | 1 | 0 | INIT[90]  |
| 0     | 1 | 0 | 1 | 1 | 0 | 1 | 1 | INIT[91]  |
| 0     | 1 | 0 | 1 | 1 | 1 | 0 | 0 | INIT[92]  |
| 0     | 1 | 0 | 1 | 1 | 1 | 0 | 1 | INIT[93]  |
| 0     | 1 | 0 | 1 | 1 | 1 | 1 | 0 | INIT[94]  |
| 0     | 1 | 0 | 1 | 1 | 1 | 1 | 1 | INIT[95]  |
| 0     | 1 | 1 | 0 | 0 | 0 | 0 | 0 | INIT[96]  |
| 0     | 1 | 1 | 0 | 0 | 0 | 0 | 1 | INIT[97]  |
| 0     | 1 | 1 | 0 | 0 | 0 | 1 | 0 | INIT[98]  |
| 0     | 1 | 1 | 0 | 0 | 0 | 1 | 1 | INIT[99]  |
| 0     | 1 | 1 | 0 | 0 | 1 | 0 | 0 | INIT[100] |
| 0     | 1 | 1 | 0 | 0 | 1 | 0 | 1 | INIT[101] |
| 0     | 1 | 1 | 0 | 0 | 1 | 1 | 0 | INIT[102] |
| 0     | 1 | 1 | 0 | 0 | 1 | 1 | 1 | INIT[103] |
| 0     | 1 | 1 | 0 | 1 | 0 | 0 | 0 | INIT[104] |
| 0     | 1 | 1 | 0 | 1 | 0 | 0 | 1 | INIT[105] |
| 0     | 1 | 1 | 0 | 1 | 0 | 1 | 0 | INIT[106] |
| 0     | 1 | 1 | 0 | 1 | 0 | 1 | 1 | INIT[107] |
| 0     | 1 | 1 | 0 | 1 | 1 | 0 | 0 | INIT[108] |
| 0     | 1 | 1 | 0 | 1 | 1 | 0 | 1 | INIT[109] |
| 0     | 1 | 1 | 0 | 1 | 1 | 1 | 0 | INIT[110] |
| 0     | 1 | 1 | 0 | 1 | 1 | 1 | 1 | INIT[111] |
| 0     | 1 | 1 | 1 | 0 | 0 | 0 | 0 | INIT[112] |
| 0     | 1 | 1 | 1 | 0 | 0 | 0 | 1 | INIT[113] |
| 0     | 1 | 1 | 1 | 0 | 0 | 1 | 0 | INIT[114] |
| 0     | 1 | 1 | 1 | 0 | 0 | 1 | 1 | INIT[115] |
| 0     | 1 | 1 | 1 | 0 | 1 | 0 | 0 | INIT[116] |
| 0     | 1 | 1 | 1 | 0 | 1 | 0 | 1 | INIT[117] |
| 0     | 1 | 1 | 1 | 0 | 1 | 1 | 0 | INIT[118] |
| 0     | 1 | 1 | 1 | 0 | 1 | 1 | 1 | INIT[119] |
| 0     | 1 | 1 | 1 | 1 | 0 | 0 | 0 | INIT[120] |
| 0     | 1 | 1 | 1 | 1 | 0 | 0 | 1 | INIT[121] |
| 0     | 1 | 1 | 1 | 1 | 0 | 1 | 0 | INIT[122] |
| 0     | 1 | 1 | 1 | 1 | 0 | 1 | 1 | INIT[123] |
| 0     | 1 | 1 | 1 | 1 | 1 | 0 | 0 | INIT[124] |
| 0     | 1 | 1 | 1 | 1 | 1 | 0 | 1 | INIT[125] |
| 0     | 1 | 1 | 1 | 1 | 1 | 1 | 0 | INIT[126] |
| 0     | 1 | 1 | 1 | 1 | 1 | 1 | 1 | INIT[127] |
| 1     | 0 | 0 | 0 | 0 | 0 | 0 | 0 | INIT[128] |

(UG030008, V1.2) 66 / 161



| Input |   |   |   |   |   |   |   | Output    |
|-------|---|---|---|---|---|---|---|-----------|
| 1     | 0 | 0 | 0 | 0 | 0 | 0 | 1 | INIT[129] |
| 1     | 0 | 0 | 0 | 0 | 0 | 1 | 0 | INIT[130] |
| 1     | 0 | 0 | 0 | 0 | 0 | 1 | 1 | INIT[131] |
| 1     | 0 | 0 | 0 | 0 | 1 | 0 | 0 | INIT[132] |
| 1     | 0 | 0 | 0 | 0 | 1 | 0 | 1 | INIT[133] |
| 1     | 0 | 0 | 0 | 0 | 1 | 1 | 0 | INIT[134] |
| 1     | 0 | 0 | 0 | 0 | 1 | 1 | 1 | INIT[135] |
| 1     | 0 | 0 | 0 | 1 | 0 | 0 | 0 | INIT[136] |
| 1     | 0 | 0 | 0 | 1 | 0 | 0 | 1 | INIT[137] |
| 1     | 0 | 0 | 0 | 1 | 0 | 1 | 0 | INIT[138] |
| 1     | 0 | 0 | 0 | 1 | 0 | 1 | 1 | INIT[139] |
| 1     | 0 | 0 | 0 | 1 | 1 | 0 | 0 | INIT[140] |
| 1     | 0 | 0 | 0 | 1 | 1 | 0 | 1 | INIT[141] |
| 1     | 0 | 0 | 0 | 1 | 1 | 1 | 0 | INIT[142] |
| 1     | 0 | 0 | 0 | 1 | 1 | 1 | 1 | INIT[143] |
| 1     | 0 | 0 | 1 | 0 | 0 | 0 | 0 | INIT[144] |
| 1     | 0 | 0 | 1 | 0 | 0 | 0 | 1 | INIT[145] |
| 1     | 0 | 0 | 1 | 0 | 0 | 1 | 0 | INIT[146] |
| 1     | 0 | 0 | 1 | 0 | 0 | 1 | 1 | INIT[147] |
| 1     | 0 | 0 | 1 | 0 | 1 | 0 | 0 | INIT[148] |
| 1     | 0 | 0 | 1 | 0 | 1 | 0 | 1 | INIT[149] |
| 1     | 0 | 0 | 1 | 0 | 1 | 1 | 0 | INIT[150] |
| 1     | 0 | 0 | 1 | 0 | 1 | 1 | 1 | INIT[151] |
| 1     | 0 | 0 | 1 | 1 | 0 | 0 | 0 | INIT[152] |
| 1     | 0 | 0 | 1 | 1 | 0 | 0 | 1 | INIT[153] |
| 1     | 0 | 0 | 1 | 1 | 0 | 1 | 0 | INIT[154] |
| 1     | 0 | 0 | 1 | 1 | 0 | 1 | 1 | INIT[155] |
| 1     | 0 | 0 | 1 | 1 | 1 | 0 | 0 | INIT[156] |
| 1     | 0 | 0 | 1 | 1 | 1 | 0 | 1 | INIT[157] |
| 1     | 0 | 0 | 1 | 1 | 1 | 1 | 0 | INIT[158] |
| 1     | 0 | 0 | 1 | 1 | 1 | 1 | 1 | INIT[159] |
| 1     | 0 | 1 | 0 | 0 | 0 | 0 | 0 | INIT[160] |
| 1     | 0 | 1 | 0 | 0 | 0 | 0 | 1 | INIT[161] |
| 1     | 0 | 1 | 0 | 0 | 0 | 1 | 0 | INIT[162] |
| 1     | 0 | 1 | 0 | 0 | 0 | 1 | 1 | INIT[163] |
| 1     | 0 | 1 | 0 | 0 | 1 | 0 | 0 | INIT[164] |
| 1     | 0 | 1 | 0 | 0 | 1 | 0 | 1 | INIT[165] |
| 1     | 0 | 1 | 0 | 0 | 1 | 1 | 0 | INIT[166] |
| 1     | 0 | 1 | 0 | 0 | 1 | 1 | 1 | INIT[167] |

(UG030008, V1.2) 67 / 161



| Input |   |   |   |   |   |   |   | Output    |
|-------|---|---|---|---|---|---|---|-----------|
| 1     | 0 | 1 | 0 | 1 | 0 | 0 | 0 | INIT[168] |
| 1     | 0 | 1 | 0 | 1 | 0 | 0 | 1 | INIT[169] |
| 1     | 0 | 1 | 0 | 1 | 0 | 1 | 0 | INIT[170] |
| 1     | 0 | 1 | 0 | 1 | 0 | 1 | 1 | INIT[171] |
| 1     | 0 | 1 | 0 | 1 | 1 | 0 | 0 | INIT[172] |
| 1     | 0 | 1 | 0 | 1 | 1 | 0 | 1 | INIT[173] |
| 1     | 0 | 1 | 0 | 1 | 1 | 1 | 0 | INIT[174] |
| 1     | 0 | 1 | 0 | 1 | 1 | 1 | 1 | INIT[175] |
| 1     | 0 | 1 | 1 | 0 | 0 | 0 | 0 | INIT[176] |
| 1     | 0 | 1 | 1 | 0 | 0 | 0 | 1 | INIT[177] |
| 1     | 0 | 1 | 1 | 0 | 0 | 1 | 0 | INIT[178] |
| 1     | 0 | 1 | 1 | 0 | 0 | 1 | 1 | INIT[179] |
| 1     | 0 | 1 | 1 | 0 | 1 | 0 | 0 | INIT[180] |
| 1     | 0 | 1 | 1 | 0 | 1 | 0 | 1 | INIT[181] |
| 1     | 0 | 1 | 1 | 0 | 1 | 1 | 0 | INIT[182] |
| 1     | 0 | 1 | 1 | 0 | 1 | 1 | 1 | INIT[183] |
| 1     | 0 | 1 | 1 | 1 | 0 | 0 | 0 | INIT[184] |
| 1     | 0 | 1 | 1 | 1 | 0 | 0 | 1 | INIT[185] |
| 1     | 0 | 1 | 1 | 1 | 0 | 1 | 0 | INIT[186] |
| 1     | 0 | 1 | 1 | 1 | 0 | 1 | 1 | INIT[187] |
| 1     | 0 | 1 | 1 | 1 | 1 | 0 | 0 | INIT[188] |
| 1     | 0 | 1 | 1 | 1 | 1 | 0 | 1 | INIT[189] |
| 1     | 0 | 1 | 1 | 1 | 1 | 1 | 0 | INIT[190] |
| 1     | 0 | 1 | 1 | 1 | 1 | 1 | 1 | INIT[191] |
| 1     | 1 | 0 | 0 | 0 | 0 | 0 | 0 | INIT[192] |
| 1     | 1 | 0 | 0 | 0 | 0 | 0 | 1 | INIT[193] |
| 1     | 1 | 0 | 0 | 0 | 0 | 1 | 0 | INIT[194] |
| 1     | 1 | 0 | 0 | 0 | 0 | 1 | 1 | INIT[195] |
| 1     | 1 | 0 | 0 | 0 | 1 | 0 | 0 | INIT[196] |
| 1     | 1 | 0 | 0 | 0 | 1 | 0 | 1 | INIT[197] |
| 1     | 1 | 0 | 0 | 0 | 1 | 1 | 0 | INIT[198] |
| 1     | 1 | 0 | 0 | 0 | 1 | 1 | 1 | INIT[199] |
| 1     | 1 | 0 | 0 | 1 | 0 | 0 | 0 | INIT[200] |
| 1     | 1 | 0 | 0 | 1 | 0 | 0 | 1 | INIT[201] |
| 1     | 1 | 0 | 0 | 1 | 0 | 1 | 0 | INIT[202] |
| 1     | 1 | 0 | 0 | 1 | 0 | 1 | 1 | INIT[203] |
| 1     | 1 | 0 | 0 | 1 | 1 | 0 | 0 | INIT[204] |
| 1     | 1 | 0 | 0 | 1 | 1 | 0 | 1 | INIT[205] |
| 1     | 1 | 0 | 0 | 1 | 1 | 1 | 0 | INIT[206] |

(UG030008, V1.2) 68 / 161



| Input |   |   |   |   |   |   |   | Output    |
|-------|---|---|---|---|---|---|---|-----------|
| 1     | 1 | 0 | 0 | 1 | 1 | 1 | 1 | INIT[207] |
| 1     | 1 | 0 | 1 | 0 | 0 | 0 | 0 | INIT[208] |
| 1     | 1 | 0 | 1 | 0 | 0 | 0 | 1 | INIT[209] |
| 1     | 1 | 0 | 1 | 0 | 0 | 1 | 0 | INIT[210] |
| 1     | 1 | 0 | 1 | 0 | 0 | 1 | 1 | INIT[211] |
| 1     | 1 | 0 | 1 | 0 | 1 | 0 | 0 | INIT[212] |
| 1     | 1 | 0 | 1 | 0 | 1 | 0 | 1 | INIT[213] |
| 1     | 1 | 0 | 1 | 0 | 1 | 1 | 0 | INIT[214] |
| 1     | 1 | 0 | 1 | 0 | 1 | 1 | 1 | INIT[215] |
| 1     | 1 | 0 | 1 | 1 | 0 | 0 | 0 | INIT[216] |
| 1     | 1 | 0 | 1 | 1 | 0 | 0 | 1 | INIT[217] |
| 1     | 1 | 0 | 1 | 1 | 0 | 1 | 0 | INIT[218] |
| 1     | 1 | 0 | 1 | 1 | 0 | 1 | 1 | INIT[219] |
| 1     | 1 | 0 | 1 | 1 | 1 | 0 | 0 | INIT[220] |
| 1     | 1 | 0 | 1 | 1 | 1 | 0 | 1 | INIT[221] |
| 1     | 1 | 0 | 1 | 1 | 1 | 1 | 0 | INIT[222] |
| 1     | 1 | 0 | 1 | 1 | 1 | 1 | 1 | INIT[223] |
| 1     | 1 | 1 | 0 | 0 | 0 | 0 | 0 | INIT[224] |
| 1     | 1 | 1 | 0 | 0 | 0 | 0 | 1 | INIT[225] |
| 1     | 1 | 1 | 0 | 0 | 0 | 1 | 0 | INIT[226] |
| 1     | 1 | 1 | 0 | 0 | 0 | 1 | 1 | INIT[227] |
| 1     | 1 | 1 | 0 | 0 | 1 | 0 | 0 | INIT[228] |
| 1     | 1 | 1 | 0 | 0 | 1 | 0 | 1 | INIT[229] |
| 1     | 1 | 1 | 0 | 0 | 1 | 1 | 0 | INIT[230] |
| 1     | 1 | 1 | 0 | 0 | 1 | 1 | 1 | INIT[231] |
| 1     | 1 | 1 | 0 | 1 | 0 | 0 | 0 | INIT[232] |
| 1     | 1 | 1 | 0 | 1 | 0 | 0 | 1 | INIT[233] |
| 1     | 1 | 1 | 0 | 1 | 0 | 1 | 0 | INIT[234] |
| 1     | 1 | 1 | 0 | 1 | 0 | 1 | 1 | INIT[235] |
| 1     | 1 | 1 | 0 | 1 | 1 | 0 | 0 | INIT[236] |
| 1     | 1 | 1 | 0 | 1 | 1 | 0 | 1 | INIT[237] |
| 1     | 1 | 1 | 0 | 1 | 1 | 1 | 0 | INIT[238] |
| 1     | 1 | 1 | 0 | 1 | 1 | 1 | 1 | INIT[239] |
| 1     | 1 | 1 | 1 | 0 | 0 | 0 | 0 | INIT[240] |
| 1     | 1 | 1 | 1 | 0 | 0 | 0 | 1 | INIT[241] |
| 1     | 1 | 1 | 1 | 0 | 0 | 1 | 0 | INIT[242] |
| 1     | 1 | 1 | 1 | 0 | 0 | 1 | 1 | INIT[243] |
| 1     | 1 | 1 | 1 | 0 | 1 | 0 | 0 | INIT[244] |
| 1     | 1 | 1 | 1 | 0 | 1 | 0 | 1 | INIT[245] |

(UG030008, V1.2) 69 / 161



| Input |   |   |   |   |   |   |   | Output    |
|-------|---|---|---|---|---|---|---|-----------|
| 1     | 1 | 1 | 1 | 0 | 1 | 1 | 0 | INIT[246] |
| 1     | 1 | 1 | 1 | 0 | 1 | 1 | 1 | INIT[247] |
| 1     | 1 | 1 | 1 | 1 | 0 | 0 | 0 | INIT[248] |
| 1     | 1 | 1 | 1 | 1 | 0 | 0 | 1 | INIT[249] |
| 1     | 1 | 1 | 1 | 1 | 0 | 1 | 0 | INIT[250] |
| 1     | 1 | 1 | 1 | 1 | 0 | 1 | 1 | INIT[251] |
| 1     | 1 | 1 | 1 | 1 | 1 | 0 | 0 | INIT[252] |
| 1     | 1 | 1 | 1 | 1 | 1 | 0 | 1 | INIT[253] |
| 1     | 1 | 1 | 1 | 1 | 1 | 1 | 0 | INIT[254] |
| 1     | 1 | 1 | 1 | 1 | 1 | 1 | 1 | INIT[255] |

## 3.13.3 Paramater Description

Table 3-30 GTP\_LUT8 Parameter Description

| Parameter<br>Name | Valid Values | Defaults                                  | <b>Function Description</b>       |
|-------------------|--------------|-------------------------------------------|-----------------------------------|
| INIT              | 0 ~ 2^256-1  | 256'h000000000000000000000000000000000000 | Output Configuration<br>Parameter |

## 3.13.4 Instantiation template

GTP\_LUT8

#(

)GTP\_LUT8\_inst (

Z (z),

.I0 (i0),

.I1 (i1),

.I2 (i2),

.I3 (i3),

.I4 (i4),

.I5 (i5),

.I6 (i6),

.I7 (i7)

);

(UG030008, V1.2) 70 / 161



## **3.14 GTP\_LUTMUX4**

## 3.14.1 Description of Functionality

GTP\_LUTMUX4is a 4:1 multiplexer, with I0, I1, I2, and I3 as data inputs, S1 and S0 as selection signals. It outputs I0 when {S1, S0} is 2'b00, I1 when {S1, S0} is 2'b01, I2 when {S1, S0} is 2'b10, and I3 when {S1, S0} is 2'b11. Its structure block diagram is as follows.



Figure 3-14 GTP\_LUTMUX4 Structure Block Diagram

#### 3.14.2 Port Description

Table 3-31 GTP\_LUTMUX4 Port Description

| Port | Direction | Function Description |
|------|-----------|----------------------|
| S0   | Input     | Select signal        |
| S1   | Input     | Select signal        |
| 10   | Input     | MUX input signal     |
| I1   | Input     | MUX input signal     |
| I2   | Input     | MUX input signal     |
| I3   | Input     | MUX input signal     |
| Z    | Output    | MUX output signal    |

Truth Table:

Table 3-32 GTP\_LUTMUX4 Truth Table

| Input |    |    |    |    |    |   |
|-------|----|----|----|----|----|---|
| S1    | S0 | I3 | I2 | I1 | IO | Z |
| 0     | 0  | ?  | ?  | ?  | 0  | 0 |
| 0     | 0  | ?  | ?  | ?  | 1  | 1 |
| 0     | 1  | ?  | ?  | 0  | ?  | 0 |
| 0     | 1  | ?  | ?  | 1  | ?  | 1 |
| 1     | 0  | ?  | 0  | ?  | ?  | 0 |
| 1     | 0  | ?  | 1  | ?  | ?  | 1 |
| 1     | 1  | 0  | ?  | ?  | ?  | 0 |
| 1     | 1  | 1  | ?  | ?  | ?  | 1 |

(UG030008, V1.2) 71 / 161



);

## 3.14.3 Instantiation template

```
GTP_LUTMUX4 GTP_LUTMUX4_inst
(
.S0 (s0),
.S1 (s1),
.I0 (i0),
.I1 (i1),
.I2 (i2),
.I3 (i3),
.Z (z)
```

(UG030008, V1.2) 72 / 161



## **Chapter 4 ROM & RAM Related GTPs**

## 4.1 GTP\_ROM32X1

## 4.1.1 Description of Functionality

GTP\_ROM32X1 is a ROM with an address depth of 32 bits and a data width of 1 bit. The structure block diagram is shown below.



Figure 4-1 GTP\_ROM32X1 Structure Block Diagram

## 4.1.2 Port Description

Table 4-1 GTP\_ROM32X1 Port Description

| Port | Direction Function Description |                          |
|------|--------------------------------|--------------------------|
| 10   | Input                          | ROM read address addr[0] |
| I1   | Input ROM read address addr[1] |                          |
| 12   | Input                          | ROM read address addr[2] |
| I3   | Input                          | ROM read address addr[3] |
| I4   | Input                          | ROM read address addr[4] |
| Z    | Output                         | Read data                |

(UG030008, V1.2) 73 / 161



#### 4.1.3 Paramater Description

Table 4-2 GTP\_ROM32X1 Parameter Description

| Parameter Name | Valid Values             | Defaults     | Function Description                        |
|----------------|--------------------------|--------------|---------------------------------------------|
| INIT           | 32'h00000000~32'hfffffff | 32'h00000000 | ROM Initialization Configuration Parameters |

#### 4.1.4 Functional Description

This GTP implements the ROM storage function. Inputs I4~I0 form the read address for reading the value of the specified address of the ROM.



Figure 4-2 GTP\_ROM32X1 Timing Diagram

## 4.1.5 Instantiation template

```
GTP_ROM32X1 #(
    .INIT
                (32'h00000000)
)
GTP_ROM32X1_inst(
    .I0
                        I0
                                ),
                    (
    .I1
                        II
                                ),
    .I2
                            I2
                                        ),
    .I3
                            I3
                                    ),
    .I4
                          ( I4
                                    ),
.Z
                        Z
                                )
);
```

(UG030008, V1.2) 74 / 161



## **4.2 GTP\_ROM64X1**

## 4.2.1 Description of Functionality

GTP\_ROM64X1 is a ROM with an address depth of 64 bits and a data width of 1 bit. The structure block diagram is shown below.



Figure 4-3 GTP\_ROM64X1 Structure Block Diagram

## 4.2.2 Port Description

Table 4-3 GTP\_ROM64X1 Port Description

| Port | Direction | Function Description     |
|------|-----------|--------------------------|
| 10   | Input     | ROM read address addr[0] |
| I1   | Input     | ROM read address addr[1] |
| I2   | Input     | ROM read address addr[2] |
| I3   | Input     | ROM read address addr[3] |
| I4   | Input     | ROM read address addr[4] |
| I5   | Input     | ROM read address addr[5] |
| Z    | Output    | Read data                |

## 4.2.3 Paramater Description

Table 4-4 GTP\_ROM64X1 Parameter Description

| Parameter<br>Name | Valid Values                             | Defaults              | Function Description                        |
|-------------------|------------------------------------------|-----------------------|---------------------------------------------|
| INIT              | 64'h0000000_00000000~64'hfffffff_fffffff | 64'h00000000_00000000 | ROM Initialization Configuration Parameters |

(UG030008, V1.2) 75 / 161



## 4.2.4 Functional Description

This GTP implements the ROM storage function. Inputs I4~I0 form the read address for reading the value of the specified address of the ROM.



Figure 4-4 GTP\_ROM64X1 Timing Diagram

## 4.2.5 Instantiation template

```
GTP_ROM64X1#(
    .INIT
                (64'h00000000_00000000)
)
GTP_ROM64X1_inst(
    .I0
                        I0
                                 ),
                                 ),
    .I1
                    (
                        II
    .I2
                         (
                             I2
                                     ),
    .I3
                             I3
                                         ),
    .I4
                         (
                             I4
                                     ),
    .I5
                             I5
                                     ),
.Z
                        Z
                                 )
);
```

(UG030008, V1.2) 76 / 161



## 4.3 GTP\_ROM128X1

## 4.3.1 Description of Functionality

GTP\_ROM128X1 is a ROM with an address depth of 128 bits and a data width of 1 bit. The structure block diagram is shown below.



Figure 4-5 GTP\_ROM128X1 Structure Block Diagram

## 4.3.2 Port Description

Table 4-5 GTP\_ROM128X1 Port Description

| Port | Direction                      | Function Description     |
|------|--------------------------------|--------------------------|
| IO   | Input                          | ROM read address addr[0] |
| I1   | Input ROM read address addr[1] |                          |
| 12   | Input                          | ROM read address addr[2] |
| I3   | Input                          | ROM read address addr[3] |
| I4   | Input                          | ROM read address addr[4] |
| I5   | Input                          | ROM read address addr[5] |
| 16   | Input                          | ROM read address addr[6] |
| Z    | Output                         | Read data                |

## 4.3.3 Paramater Description

Table 4-6 GTP\_ROM128X1 Parameter Description

| Parameter Name | Valid Values                                                                           | Defaults | <b>Function Description</b>                    |
|----------------|----------------------------------------------------------------------------------------|----------|------------------------------------------------|
| INIT           | 128'h0000000_00000000_00<br>000000_000000000~128'hfffffff<br>f_fffffff_fffffff_fffffff |          | ROM Initialization<br>Configuration Parameters |

(UG030008, V1.2) 77 / 161



## 4.3.4 Functional Description

This GTP implements the ROM storage function. Inputs I4~I0 form the read address for reading the value of the specified address of the ROM.

| CLK        |          |          |        |    |        |           |
|------------|----------|----------|--------|----|--------|-----------|
| <b>I</b> 6 | 0        |          | 0      |    | 0      | 1         |
| 15         | 0        | $\times$ | 0      |    | 0      | 1         |
| I4         | 1        |          | 0      |    | 0      | 1         |
| I3         | 0        |          | 1      |    | 0      | 1         |
| 12         | 1        |          | 1      |    | 0      | 1         |
| I1         | 1        |          | 0      |    | 0      | 1         |
| Ι0         | 1        |          | 1      |    | 0      | 1         |
| Z          | INIT[23] | IN       | IT[13] | IN | IIT[0] | INIT[127] |

Figure 4-6 GTP\_ROM128X1 Timing Diagram

## 4.3.5 Instantiation template

```
GTP_ROM128X1 #(
    .INIT
                (128'h0000000_00000000_00000000_00000000)
)
GTP_ROM128X1_inst(
    .I0
                        I0
                    (
                                ),
    .I1
                    (
                        II
                                ),
    .I2
                        (
                            I2
                                        ),
    .I3
                            I3
                                        ),
    .I4
                         ( I4
                                    ),
    .I5
                            I5
                                        ),
    .I6
                         ( I6
                                    ),
.Z
                        Z
                                )
);
```

(UG030008, V1.2) 78 / 161



## 4.4 GTP\_ROM256X1

## 4.4.1 Description of Functionality

GTP\_ROM256X1 is a ROM with an address depth of 256 bits and a data width of 1 bit. The structure block diagram is shown below.



Figure 4-7 GTP\_ROM256X1 Structure Block Diagram

## 4.4.2 Port Description

Table 4-7 GTP\_ROM256X1 Port Description

| Port | Direction | <b>Function Description</b> |
|------|-----------|-----------------------------|
| IO   | Input     | ROM read address addr[0]    |
| I1   | Input     | ROM read address addr[1]    |
| I2   | Input     | ROM read address addr[2]    |
| I3   | Input     | ROM read address addr[3]    |
| I4   | Input     | ROM read address addr[4]    |
| I5   | Input     | ROM read address addr[5]    |
| I6   | Input     | ROM read address addr[6]    |
| 17   | Input     | ROM read address addr[7]    |
| Z    | Output    | Read data                   |

(UG030008, V1.2) 79 / 161



#### 4.4.3 Paramater Description

| Table 4-8 GTP ROM256X1 Parameter Descrip | intion | Descrir | Parameter I | ROM256X1 | GTP | Table 4-8 |
|------------------------------------------|--------|---------|-------------|----------|-----|-----------|
|------------------------------------------|--------|---------|-------------|----------|-----|-----------|

| Parameter<br>Name | Valid Values                                       | Defaults                                                | <b>Function Description</b>                       |
|-------------------|----------------------------------------------------|---------------------------------------------------------|---------------------------------------------------|
| INIT              | 256'h0000000_00000000_00000000_0<br>0000000_000000 | 256'h00000000_0000000<br>0_00000000_00000000_<br>000000 | ROM Initialization<br>Configuration<br>Parameters |

## 4.4.4 Functional Description

This GTP implements the ROM storage function. Inputs I4~I0 form the read address for reading the value of the specified address of the ROM.

| CLK        |          |          |          |         |              |           |
|------------|----------|----------|----------|---------|--------------|-----------|
| I7         | 0        |          | 0        | 0       | $\mathbb{X}$ | 1         |
| I6         | 0        |          | 0        | 0       |              | 1         |
| I5         | 0        |          | 0        | 0       |              | 1         |
| <b>I</b> 4 | 1        |          | 0        | 0       |              | 1         |
| 13         | 0        |          | 1        | 0       |              | 1         |
| I2         | 1        | $\times$ | 1        | 0       |              | 1         |
| <b>I</b> 1 | 1        |          | 0        | 0       |              | 1         |
| 10         | 1        |          | 1        | 0       |              | 1         |
| Z          | INIT[23] |          | INIT[13] | INIT[0] |              | INIT[255] |

Figure 4-8 GTP\_ROM256X1 Timing Diagram

## 4.4.5 Instantiation template

```
GTP_ROM256X1 #(
  .INIT
 )
GTP_ROM256X1_inst(
  .I0
           I0
               ),
  .I1
         (
           II
               ),
             I2
  .I2
                 ),
  .I3
             I3
                 ),
```

(UG030008, V1.2) 80 / 161



```
.I4
                               ( I4
                                           ),
                                                ),
     .I5
                                 I5
     .I6
                                 I6
                                           ),
     .I7
                               ( I7
                                           ),
.Z
                            Z
                                      )
);
```

## 4.5 GTP\_RAM16X4SP

## 4.5.1 Description of Functionality

GTP\_RAM16X4SP is a single-port RAM with a data width of 4 bits and an address depth of 16 bits, and read/write address share one port. The structure block diagram is shown below.



Figure 4-9 GTP\_RAM16X4SP Structure Block Diagram

## 4.5.2 Port Description

Table 4-9 GTP\_RAM16X4SP Port Description

| Port | Direction | <b>Function Description</b> |  |  |
|------|-----------|-----------------------------|--|--|
| DI   | Input     | Write dataWrite data        |  |  |
| ADDR | Input     | Read/write address          |  |  |
| WCLK | Input     | Write clock                 |  |  |
| WE   | Input     | Write enable                |  |  |
| DO   | Output    | Read data                   |  |  |

(UG030008, V1.2) 81 / 161



#### 4.5.3 Paramater Description

Table 4-10 GTP\_RAM16X4SP Parameter Description

| Parameter Name | Valid Values Defaults Function Description |          | <b>Function Description</b>                    |
|----------------|--------------------------------------------|----------|------------------------------------------------|
| INIT_0         | 16'h0000~16'hffff                          | 16'h0000 | Memory initialization configuration parameters |
| INIT_1         | 16'h0000~16'hffff                          | 16'h0000 | Memory initialization configuration parameters |
| INIT_2         | 16'h0000~16'hffff                          | 16'h0000 | Memory initialization configuration parameters |
| INIT_3         | 16'h0000~16'hffff                          | 16'h0000 | Memory initialization configuration parameters |

#### 4.5.4 Functional Description

For the functional description of this GTP, please refer to the distributed RAM mode section of the "UG030001\_Compa Family CPLD Configurable Logic Module (CLM) User Guide".

## 4.5.5 Instantiation template

GTP\_RAM16X4SP #(

```
.INIT_0
                        (16'h0000),
   .INIT_1
                  (16'h0000),
   .INIT_2
                  (16'h0000),
   .INIT_3
                  (16'h0000)
)
GTP_RAM16X4SP_inst(
   .DO
                      DO
                             ),
   .DI
                      DΙ
                             ),
   .ADDR
                          ADDR ),
                      (
   .WCLK
                          WCLK),
   .WE
                          WE
                                 )
);
```

#### 4.6 GTP\_RAM16X4DP

#### 4.6.1 Description of Functionality

GTP\_RAM16X4DP is a dual-port RAM with a data width of 4 bits and an address depth of 16 bits, and read/write addresses use two different ports. The structure block diagram is shown below.

(UG030008, V1.2) 82 / 161





Figure 4-10 GTP\_RAM16X4DP Structure Block Diagram

#### 4.6.2 Port Description

Table 4-11 GTP\_RAM16X4DP Port Description

| Port  | Direction | <b>Function Description</b> |
|-------|-----------|-----------------------------|
| DI    | Input     | Write data                  |
| RADDR | Input     | Read address                |
| WADDR | Input     | Write address               |
| WCLK  | Input     | Write clock                 |
| WE    | Input     | Write enable                |
| DO    | Output    | Read data                   |

## 4.6.3 Paramater Description

Table 4-12 GTP\_RAM16X4DP Parameter Description

| Parameter Name | Valid Values      | Defaults | <b>Function Description</b>                    |
|----------------|-------------------|----------|------------------------------------------------|
| INIT_0         | 16'h0000~16'hffff | 16'h0000 | Memory initialization configuration parameters |
| INIT_1         | 16'h0000~16'hffff | 16'h0000 | Memory initialization configuration parameters |
| INIT_2         | 16'h0000~16'hffff | 16'h0000 | Memory initialization configuration parameters |
| INIT_3         | 16'h0000~16'hffff | 16'h0000 | Memory initialization configuration parameters |

## 4.6.4 Functional Description

For the functional description of this GTP, please refer to the distributed RAM mode section of the "UG030001\_Compa Family CPLD Configurable Logic Module (CLM) User Guide".

(UG030008, V1.2) 83 / 161



#### 4.6.5 Instantiation template

```
GTP_RAM16X4DP #(
   .INIT_0
                       (16'h0000),
   .INIT_1
                  (16'h0000),
   .INIT_2
                  (16'h0000),
   .INIT_3
                  (16'h0000)
)
GTP_RAM16X4DP_inst(
   .DO
                     DO
                            ),
   .DI
                  (
                     DΙ
                            ),
                       ( RADDR
   .RADDR
                                    ),
   .WADDR
                         WADDR
                                    ),
   .WCLK
                         WCLK),
   .WE
                         WE
);
```

#### 4.7 GTP\_RAM16X1SP

#### 4.7.1 Description of Functionality

GTP\_RAM16X1SP is a single-port RAM with a data width of 1 bit and an address depth of 16 bits, and read/write address share one port. The structure block diagram is shown below.



Figure 4-11 GTP\_RAM16X1SP Structure Block Diagram

(UG030008, V1.2) 84 / 161



#### 4.7.2 Port Description

Table 4-13 GTP\_RAM16X1SP Port Description

| Port | Direction | <b>Function Description</b> |
|------|-----------|-----------------------------|
| DI   | Input     | Write data                  |
| ADDR | Input     | Read/write address          |
| WCLK | Input     | Write clock                 |
| WE   | Input     | Write enable                |
| DO   | Output    | Read data                   |

#### 4.7.3 Paramater Description

Table 4-14 GTP\_RAM16X1SP Parameter Description

| Parameter Name | rameter Name Valid Values |          | <b>Function Description</b>         |
|----------------|---------------------------|----------|-------------------------------------|
| INIT           | 16'h0000~16'hffff         | 16'h0000 | Memory initialization configuration |
| 11411          |                           |          | parameters                          |

## 4.7.4 Functional Description

For the functional description of this GTP, please refer to the distributed RAM mode section of the "UG030001\_Compa Family CPLD Configurable Logic Module (CLM) User Guide".

#### 4.7.5 Instantiation template

```
GTP_RAM16X1SP#(
   .INIT
                 (16'h0000)
)
GTP_RAM16X1SP_inst(
   .DO
                     DO
                            ),
   .DI
                 (
                     DΙ
                            ),
   .ADDR
                        ADDR ),
   .WCLK
                        WCLK ),
   .WE
                        WE
                               )
);
```

(UG030008, V1.2) 85 / 161



## 4.8 GTP\_RAM16X1DP

#### 4.8.1 Description of Functionality

GTP\_RAM16X1DP is a dual-port RAM with a data width of 1 bit and an address depth of 16 bits, and read/write addresses use two different ports. The structure block diagram is shown below.



Figure 4-12 GTP\_RAM16X1DP Structure Block Diagram

#### 4.8.2 Port Description

Table 4-15 GTP\_RAM16X1DP Port Description

| Port  | Direction | <b>Function Description</b> |
|-------|-----------|-----------------------------|
| DI    | Input     | Write data                  |
| RADDR | Input     | Read address                |
| WADDR | Input     | Write address               |
| WCLK  | Input     | Write clock                 |
| WE    | Input     | Write enable                |
| DO    | Output    | Read data                   |

#### 4.8.3 Paramater Description

Table 4-16 GTP\_RAM16X1DP Parameter Description

| Parameter Name | rameter Name Valid Values |          | <b>Function Description</b>         |
|----------------|---------------------------|----------|-------------------------------------|
| INIT           | 16'h0000~16'hffff         | 16'h0000 | Memory initialization configuration |
| 11111          |                           |          | parameters                          |

#### 4.8.4 Functional Description

For the functional description of this GTP, please refer to the distributed RAM mode section of the

(UG030008, V1.2) 86 / 161



"UG030001\_Compa Family CPLD Configurable Logic Module (CLM) User Guide ".

```
4.8.5 Instantiation template
GTP_RAM16X1DP#(
   .INIT
                  (16'h0000)
)
GTP_RAM16X1DP_inst(
   .DO
                     DO
                            ),
   .DI
                     DI
                  (
                            ),
   .RADDR
                       ( RADDR
   .WADDR
                         WADDR
                                    ),
   .WCLK
                         WCLK),
   .WE
                         WE
                                )
);
```

## **4.9 GTP\_DRM9K\_E1**

#### 4.9.1 Description of Functionality

GTP\_DRM9K\_E1 supports 9Kbits storage, with various operating modes including True Dual Port (DP) RAM, Simple Dual Port (SDP) RAM, Single Port (SP) RAM and ROM mode. The DRM supports configurable bit width and dual-port mixed bit width in both DP RAM and SDP RAM modes. The structure block diagram is shown in Figure 4-13.

(UG030008, V1.2) 87 / 161





Figure 4-13 GTP\_DRM9K\_E1 Structure Block Diagram

## 4.9.2 Port Description

Table 4-17 GTP\_DRM9K\_E1 Port Description

| Port        | Direction | Function Description                                                                                                                                              |  |
|-------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ADDRA[13:0] | Input     | Port A address input. ADDRA[13] is the cascading input for the Port A address among adjacent DRMs; when not cascading, ADDRA[13] is set to 1                      |  |
| ADDRA_HOLD  | Input     | Port A address input selection                                                                                                                                    |  |
| CSA[2:0]    | Input     | Port A address extension input                                                                                                                                    |  |
| DIA[8:0]    | Input     | Port A data input                                                                                                                                                 |  |
| WEA         | Input     | Port A write enable, active high                                                                                                                                  |  |
| CLKA        | Input     | Port A clock                                                                                                                                                      |  |
| CEA         | Input     | Port A clock enable, active high                                                                                                                                  |  |
| ORCEA       | Input     | Port A output register enable signal, with 1 enabling the output register, causing one clock delay in the read data output; and 0 keeping the read data unchanged |  |
| RSTA        | Input     | Port A data register reset, active high                                                                                                                           |  |
| DOA[8:0]    | Output    | Port A data output                                                                                                                                                |  |
| ADDRB[13:0] | Input     | Port B address input. ADDRB[13] is the cascading input for the Port B address among adjacent DRMs; when not cascading, ADDRB[13] is set to 1                      |  |

(UG030008, V1.2) 88 / 161



| Port       | Direction | Function Description                                                                                                                                              |  |
|------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ADDRB_HOLD | Input     | Port B address input selection                                                                                                                                    |  |
| CSB[2:0]   | Input     | Port B address extension input                                                                                                                                    |  |
| DIB[8:0]   | Input     | Port B data input                                                                                                                                                 |  |
| WEB        | Input     | Port B write enable, active high                                                                                                                                  |  |
| CLKB       | Input     | Port B clock                                                                                                                                                      |  |
| CEB        | Input     | Port B clock enable, active high                                                                                                                                  |  |
| ORCEB      | Input     | Port B output register enable signal, with 1 enabling the output register, causing one clock delay in the read data output; and 0 keeping the read data unchanged |  |
| RSTB       | Input     | Port B data register reset, active high                                                                                                                           |  |
| DOB[8:0]   | Output    | Port B data output                                                                                                                                                |  |
| BWEA       | Input     | Port A byte write enable, active high                                                                                                                             |  |
| CINA       | Input     | Port A cascade input                                                                                                                                              |  |
| CINB       | Input     | Port B cascade input                                                                                                                                              |  |
| COUTA      | Output    | Port A cascade output                                                                                                                                             |  |
| COUTB      | Output    | Port B cascade output                                                                                                                                             |  |

# 4.9.3 Paramater Description

Table 4-18 GTP\_DRM9K\_E1 Parameter Description

| Parameter Name | Valid Values                                                                                        | Defaults        | <b>Function Description</b>             |
|----------------|-----------------------------------------------------------------------------------------------------|-----------------|-----------------------------------------|
| CSA_MASK[2:0]  | 0~7                                                                                                 | 3'b000          | Port A address extension control signal |
| CSB_MASK[2:0]  | 0 ~ 7                                                                                               | 3'b000          | Port B address extension control signal |
| DATA_WIDTH_A   | 1, 2, 4, 8, 16, 9, 18                                                                               | 9               | Data width of Port A                    |
| DATA_WIDTH_B   | 1, 2, 4, 8, 16, 9, 18                                                                               | 9               | Data width of Port B                    |
| WRITE_MODE_A   | "NORMAL_WRITE" "TRANSPARENT_WRITE" "READ_BEFORE_WRITE"                                              | "NORMAL_WRITE"  | Port A write mode                       |
| WRITE_MODE_B   | "NORMAL_WRITE" "TRANSPARENT_WRITE" "READ_BEFORE_WRITE"                                              | "NORMAL_WRITE"  | Port B write mode                       |
| DOA_REG        | 0 = Do not enable output register<br>1 = Enable output register                                     | 0               | Port A output register                  |
| DOB_REG        | 0 = Do not enable output register<br>1 = Enable output register                                     | 0               | Port B output register                  |
| RST_TYPE       | "SYNC": Synchronous reset "ASYNC": Asynchronous reset                                               | "SYNC"          | Reset mode selection                    |
| RAM_MODE       | "TRUE_DUAL_PORT": DP<br>RAM<br>"SIMPLE_DUAL_PORT": SDP<br>RAM<br>"SINGLE_PORT": SP RAM<br>"ROM":ROM | "TRUE_DUAL_PORT | RAM mode selection                      |
| RAM_CASCADE    | "NONE": No hard cascade "UPPER": Serves as a hard cascade data output module                        | "NONE"          | 16Kx1 cascade mode                      |

(UG030008, V1.2) 89 / 161

90 / 161



| Parameter Name     | Valid Values                         | Defaults                                | <b>Function Description</b>   |  |
|--------------------|--------------------------------------|-----------------------------------------|-------------------------------|--|
|                    | "LOWER": Serves as a hard            |                                         |                               |  |
|                    | cascade additional module            |                                         |                               |  |
|                    | "FALSE": Global Reset not            |                                         | Global reset enable signal    |  |
| GRS_EN             | enabled;                             | "TRUE"                                  | (Internal Chip)               |  |
|                    | "TRUE": Global Reset enabled.        |                                         | •                             |  |
| DOA_REG_CLKIN      | 0 = Clock not inverted               | 0                                       | Port A output register clock  |  |
| V                  | 1 = Clock inverted                   |                                         | inversion                     |  |
| DOB_REG_CLKIN      | 0 = Clock not inverted               | 0                                       | Port B output register clock  |  |
| V                  | 1 = Clock inverted                   |                                         | inversion                     |  |
| RSTA_VAL[8:0]      | 0 = Reset                            | 9'b000000000                            | Port A output is reset or set |  |
| 115 111_ 1112[0:0] | 1 = Set                              | 7 200000000                             | Tott Toutput is reset of set  |  |
| RSTB_VAL[8:0]      | 0 = Reset                            | 9'b000000000                            | Port B output is reset or set |  |
|                    | $1 = \mathbf{Set}$                   |                                         | Total Surpar is reser or ser  |  |
| INIT_00            |                                      | 288'h000000000000000                    |                               |  |
| INIT_01            |                                      | 000000000000000000000000000000000000000 | RAM Initialization            |  |
| INIT_02            | 0 ~2^288-1                           | 000000000000000000000000000000000000000 | Configuration Parameters      |  |
| •••                |                                      | 000000000000000000000000000000000000000 |                               |  |
| INIT_1F            |                                      | 0000                                    |                               |  |
|                    | "NONE": No initialization file is    |                                         |                               |  |
|                    | specified, the default               |                                         |                               |  |
|                    | initialization data will be the      |                                         |                               |  |
| INIT_FILE          | value set by the parameter           | "NONE"                                  | Initialization files          |  |
|                    | INIT_00~INIT_1F;                     |                                         |                               |  |
|                    | "XXX": XXX represents the            |                                         |                               |  |
|                    | specific initialization file path    |                                         |                               |  |
| BLOCK_X            | Depends on the number of             | 0                                       | Data cascade coordinates      |  |
| block_A            | cascaded DRMs                        | V                                       | when RAM is cascaded          |  |
|                    | Depends on the number of             |                                         | Address cascade               |  |
| BLOCK_Y            | cascaded DRMs                        | 0                                       | coordinates when RAM is       |  |
|                    |                                      |                                         | cascaded                      |  |
| RAM_DATA_WIDT      | Depends on the number of             | 9                                       | Maximum data width as         |  |
| Н                  | cascaded DRMs                        |                                         | RAM is cascaded               |  |
|                    | AM_ADDR_WID Depends on the number of |                                         | Maximum address width as      |  |
| TH cascaded DRMs   |                                      | 10                                      | RAM is cascaded               |  |
| INIT_FORMAT        | "BIN": Binary                        | "BIN"                                   | Initialization file format    |  |
| II II I I OMMAI    | "HEX": Hexadecimal                   | DIN                                     | initianzation the format      |  |

## 4.9.4 Functional Description

For read and write timing of different modes of GTP\_DRM9K\_E1, please refer to "UG030002\_Compa Family CPLD Dedicated RAM Module (DRM) User Guide"

## 4.9.5 Instantiation template

GTP\_DRM9K\_E1

#(

 $.DATA_WIDTH_A$  (9),

 $.DATA_WIDTH_B$  (9),

.CSA\_MASK (3'b000),

(UG030008, V1.2)



.CSB\_MASK

.WRITE\_MODE\_A

(3'b000),

("NORMAL\_WRITE"),

```
.WRITE MODE B
      ("NORMAL WRITE"),
.DOA_REG
      (0),
.DOB REG
      (0),
.RST_TYPE
      ("SYNC"),
.RAM_MODE
      ("TRUE_DUAL_PORT"),
.RAM CASCADE
       ("NONE"),
.GRS_EN
      ("TRUE"),
.DOA_REG_CLKINV
       (1'b0),
.DOB_REG_CLKINV (1'b0),
.RSTA_VAL
       (9'b000000000),
.RSTB VAL
       (9'b00000000),
.INIT 00
.INIT 01
.INIT_02
.INIT_03
.INIT_04
.INIT_05
.INIT 06
.INIT 07
.INIT_08
.INIT 09
.INIT_0A
```

(UG030008, V1.2) 91 / 161



.INIT\_0B

.INIT\_0C

.INIT\_0D

.INIT\_0E

.INIT 0F

.INIT\_10

.INIT\_11

.INIT 12

.INIT\_13

.INIT\_14

.INIT\_15

.INIT\_16

.INIT 17

.INIT\_18

.INIT\_19

.INIT\_1A

.INIT\_1B

(UG030008, V1.2) 92 / 161



```
.INIT_1C
.INIT_1D
.INIT_1E
.INIT_1F
.INIT_FILE ("NONE"),
.BLOCK_X
           (0),
.BLOCK_Y
           (0),
.RAM_DATA_WIDTH
          (9),
.RAM_ADDR_WIDTH (10),
.INIT FORMAT
           ("BIN")
)
GTP_DRM9K_E1_inst (
  .DOA
           (DOA
                  ),
  .ADDRA
           (ADDRA
                 ),
  .ADDRA_HOLD
          (ADDRA_HOLD),
  .DIA
           (DIA
                ),
  .WEA
           (WEA
                  ),
  .CLKA
         (CLKA
              ),
  .CEA
           (CEA
                  ),
  .ORCEA
           (ORCEA
                ),
  .RSTA
         (RSTA
                ),
 .CSA
            (CSA
                ),
 .CINA
         (CINA
              ),
            (COUTA
 .COUTA
                  ),
  .DOB
           (DOB
                ),
  .ADDRB
          (ADDRB
                  ),
  .ADDRB_HOLD
           (ADDRB_HOLD),
  .DIB
           (DIB
                ),
  .WEB
           (WEB
                ),
```

(UG030008, V1.2) 93 / 161



```
.CLKB
                  (CLKB
                             ),
    .CEB
                       (CEB
                                 ),
    .ORCEB
                      (ORCEB
                                 ),
    .RSTB
                  (RSTB
                                 ),
   .CSB
                       (CSB
                                 ),
   .CINB
                  (CINB
                             ),
   .COUTB
                      (COUTB
                                     ),
   .BWEA
                  (BWEA
);
```

#### 4.10 GTP\_FIFO9K

#### 4.10.1 Description of Functionality

GTP\_FIFO9K supports 9K bits storage, configurable in data width modes of 8K\*1, 4K\*2, 2K\*4, 1K\*9, 512\*16, and 512\*18. When using GTP\_FIFO9K, the DRM is configured to SDP mode, which does not support mixed bit width, nor Byte enable write operation. One set of ports of DRM are used for writing FIFO, and another set is used for reading FIFO; in asynchronous FIFO mode, read and write ports may use different clocks. The structure block diagram is shown below.



Figure 4-14 GTP\_FIFO9K Structure Block Diagram

#### 4.10.2 Port Description

Table 4-19 GTP\_FIFO9K Port Description

| Port     | Input/Output | Description   |
|----------|--------------|---------------|
| DI[17:0] | Input        | Data write in |

(UG030008, V1.2) 94 / 161



| Port         | Input/Output | Description                                |
|--------------|--------------|--------------------------------------------|
| WCLK         | Input        | Write clock signal                         |
| RCLK         | Input        | Read clock signal                          |
| WCE          | Input        | Write enable signal, active high           |
| RCE          | Input        | Read enable signal, active high            |
| RST          | Input        | Active-high reset signal                   |
| ORCE         | Input        | Output register enable signal, active high |
| DO[17:0]     | Output       | Data read out                              |
| EMPTY        | Output       | Read port empty flag, active high          |
| FULL         | Output       | Write port full flag, active high          |
| ALMOST_EMPTY | Output       | Read port almost empty flag, active high   |
| ALMOST_FULL  | Output       | Write port almost full flag, active high   |
| WCNT[12:0]   | Output       | Write pointer                              |
| RCNT[12:0]   | Output       | Read pointer                               |

# 4.10.3 Paramater Description

Table 4-20 GTP\_FIFO9K Parameter Description

| Parameter Name          | Valid Values                                                                           | Defaults | <b>Function Description</b>                                                                                                                            |
|-------------------------|----------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| GRS_EN                  | "TRUE": Global Reset enabled; "FALSE": Global Reset not enabled.                       | "TRUE"   | Global reset enable signal<br>(Internal Chip)                                                                                                          |
| DATA_WIDTH              | 1, 2, 4, 8, 9, 16, 18                                                                  | 9        | FIFO data width                                                                                                                                        |
| ALMOST_FULL_<br>OFFSET  | DATA_WIDTH= 1: 1~8190 2: 1~4094 4: 1~2046 8/9: 1~1022 16/18: 1~510                     | 13'h0000 | When the FIFO is almost full and the difference between the write and read pointers equals to ALMOST_FULL_OFFSET, the almost_full flag is asserted.    |
| ALMOST_EMPTY<br>_OFFSET | DATA_WIDTH= 1: 1~8190 2: 1~4094 4: 1~2046 8/9: 1~1022 16/18: 1~510                     | 13'h0000 | When the FIFO is almost empty and the difference between the read and write pointers equals to ALMOST_EMPTY_OFFSET, the almost_empty flag is asserted. |
| SYNC_FIFO               | TRUE: Use synchronous FIFO; FALSE: Use asynchronous FIFO.                              | "FALSE"  | Asynchronous/Synchronous<br>FIFO Selection                                                                                                             |
| USE_EMPTY               | <ul><li>1: Read empty flag enabled;</li><li>0: Read empty flag not enabled.</li></ul>  | 0        | Enable read empty flag                                                                                                                                 |
| USE_FULL                | <ul><li>1: Write full flag enabled;</li><li>0: Write full flag not enabled.</li></ul>  | 0        | Enable write full flag                                                                                                                                 |
| DO_REG                  | <ul><li>1: Enable output register;</li><li>0: Do not enable output register;</li></ul> | 0        | Enable output register                                                                                                                                 |

(UG030008, V1.2) 95 / 161



#### 4.10.4 Functional Description

For read and write timing of GTP\_FIFO9K, please refer to "UG030002\_Compa Family CPLD Dedicated RAM Module (DRM) User Guide".

#### 4.10.5 Instantiation template

```
GTP_FIFO9K #(
   .GRS_EN
                              "TRUE "
                                        ),
                          (
   .DATA_WIDTH
                              9
                                    ),
   .DO_REG
                              0
                                    ),
   .ALMOST\_FULL\_OFFSET
                              (
                                 13'h0000),
   .ALMOST_EMPTY_OFFSET
                                 13'h0000),
   .USE_EMPTY
                              0
                                    ),
                          (
   .USE_FULL
                          0
                       (
                                 ),
   .SYNC_FIFO
                              "FALSE"
)
GTP_FIFO9K_inst(
   .ALMOST_EMPTY
                              ALMOST_EMPTY),
                          (
   .ALMOST\_FULL
                          (
                             ALMOST_FULL ),
   .EMPTY
                              EMPTY
                          (
                                          ),
   .FULL
                              FULL
                                          ),
                          (
   .WCNT
                              WCNT
   .RCNT
                              RCNT
                                          ),
   .DO
                              DO
                                          ),
   .DI
                              DI
   .WCLK
                              WCLK
                                          ),
   .RCLK
                              RCLK
                                          ),
   .WCE
                              WCE
   .RCE
                              RCE
                                          ),
   .ORCE
                              ORCE
                                          ),
   .RST
                              RST
);
```

(UG030008, V1.2) 96 / 161



## **Chapter 5 BUF-related GTPs**

Compa Family devices do not support HSTL or SSTL standard, thus BUF-related GTPs do not support the parameter "TERM\_DDR".

## 5.1 GTP\_INBUF

#### 5.1.1 Description of Functionality

GTP\_INBUF is an input buffer. The structure block diagram is shown below.



Figure 5-1 GTP\_INBUF Structure Block Diagram

## 5.1.2 Port Description

Table 5-1 GTP\_INBUF Port Description

| Port | Direction | Function Description |
|------|-----------|----------------------|
| I    | Input     | Input Signal         |
| 0    | Output    | Output signal        |

#### 5.1.3 Paramater Description

Table 5-2 GTP\_INBUF Parameter Description

| Parameter<br>Name | Valid Values                                                        | Defaults                | Function<br>Description |
|-------------------|---------------------------------------------------------------------|-------------------------|-------------------------|
| IOSTANDARD        | "LVTTL33""PCI33""LVCMOS33""LVCMOS25" "LVCMOS18""LVCMOS15""LVCMOS12" | "DEFAULT"<br>(LVCMOS33) | I/O Standard            |

## 5.1.4 Instantiation template

GTP\_INBUF#(

.IOSTANDARD ("DEFAULT"))

GTP\_INBUF\_inst (

(UG030008, V1.2) 97 / 161



.I (i),

(o) O.

);

## **5.2 GTP\_INBUFDS**

## 5.2.1 Description of Functionality

GTP\_INBUFDS is a differential input buffer. The structure block diagram is shown below.



Figure 5-2 GTP\_INBUFDS Structure Block Diagram

## 5.2.2 Port Description

Table 5-3 GTP\_INBUFDS Port Description

| Port Name | Input/Output | Description                   |  |
|-----------|--------------|-------------------------------|--|
| I         | Input        | P-side differential input     |  |
| IB        | Input        | N-side differential input     |  |
| 0         | Output       | Single-ended output to fabric |  |

## 5.2.3 Paramater Description

Table 5-4 GTP\_INBUFDS Parameter Description

| Parameter<br>Name | Valid Values                                                | Defaults            | Function Description                                                              |
|-------------------|-------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------|
| IOSTANDARD        | "LVDS""LVPECL""RSDS""BLVDS" "LVCMOS33D""LVCMOS25D""DEFAULT" | "DEFAULT"<br>(LVDS) | I/O Standard                                                                      |
| TERM_DIFF         | "ON","OFF"                                                  | "ON"                | When in differential input, the built-in terminal resistor is enabled or disabled |

## 5.2.4 Instantiation template

GTP\_INBUFDS#(

.IOSTANDARD ("DEFAULT"),

(UG030008, V1.2) 98 / 161



```
.TERM_DIFF ("ON")
)
GTP_INBUFDS_inst (
.I (i),
.IB (ib),
.O (o)
);
```

#### 5.3 GTP\_INBUFG

## 5.3.1 Description of Functionality

GTP\_INBUFG is a clock buffer. The structure block diagram is shown below.



Figure 5-3 GTP\_INBUFG Structure Block Diagram

## 5.3.2 Port Description

Table 5-5 GTP\_INBUFG Port Description

| Port | Direction | Function Description |
|------|-----------|----------------------|
| I    | Input     | Input Signal         |
| 0    | Output    | Output signal        |

## 5.3.3 Paramater Description

Table 5-6 GTP\_INBUFG Parameter Description

| Parameter Name | Valid Values                                        | Defaults                | Function<br>Description |
|----------------|-----------------------------------------------------|-------------------------|-------------------------|
| IOSTANDARD     | "LVCMOS33""LVCMOS25" "LVCMOS18""LVCMOS15""LVCMOS12" | "DEFAULT"<br>(LVCMOS33) | I/O Standard            |

## 5.3.4 Instantiation template

## GTP\_INBUFG#(

(UG030008, V1.2) 99 / 161



## .IOSTANDARD ("DEFAULT"))

GTP\_INBUFG\_inst (

.I (i),

(o) O.

);

#### **5.4 GTP\_INBUFGDS**

## 5.4.1 Description of Functionality

GTP\_INBUFGDS is a differential clock input buffer. The structure block diagram is shown below.



Figure 5-4 GTP\_INBUFGDS Structure Block Diagram

#### 5.4.2 Port Description

Table 5-7 GTP\_INBUFGDS Port Description

| Port | Direction | <b>Function Description</b>  |  |
|------|-----------|------------------------------|--|
| I    | Input     | Differential P input signals |  |
| IB   | Input     | Differential N input signals |  |
| 0    | Output    | Output signal                |  |

## 5.4.3 Paramater Description

Table 5-8 GTP\_INBUFGDS Parameter Description

| Parameter<br>Name | Valid Values                                                | Defaults            | Function Description                                                              |
|-------------------|-------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------|
| IOSTANDARD        | "LVDS""LVPECL""RSDS""BLVDS" "LVCMOS33D""LVCMOS25D""DEFAULT" | "DEFAULT"<br>(LVDS) | I/O Standard                                                                      |
| TERM_DIFF         | "ON", "OFF"                                                 | "ON"                | When in differential input, the built-in terminal resistor is enabled or disabled |

## 5.4.4 Instantiation template

## GTP\_INBUFGDS#(

(UG030008, V1.2) 100 / 161



```
.IOSTANDARD ("DEFAULT"),
.TERM_DIFF ("ON")
)
GTP_INBUFGDS_inst (
.I (i),
.IB (ib ),
.O (o)
);
```

## 5.5 GTP\_INBUFE

## 5.5.1 Description of Functionality

GTP\_INBUFE is a single-ended input buffer with an input enable port EN, connecting external ports to fabric. The structure block diagram is shown below.



Figure 5-5 GTP\_INBUFE Structure Block Diagram

### 5.5.2 Port Description

Table 5-9 GTP\_INBUFE Port Description

| Port | Direction | <b>Function Description</b>                                                     |  |
|------|-----------|---------------------------------------------------------------------------------|--|
| I    | Input     | Single-ended signal input                                                       |  |
| О    | Output    | Output from the input buffer to the fabric                                      |  |
| EN   | Input     | Input buffer enable control signal; when set to 0, the input buffer is disabled |  |

#### 5.5.3 Paramater Description

Table 5-10 GTP\_INBUFE Parameter Description

| Parameter<br>Name | Valid Values                                                        | Defaults             | Function<br>Description |
|-------------------|---------------------------------------------------------------------|----------------------|-------------------------|
| IOSTANDARD        | "LVTTL33""PCI33""LVCMOS33""LVCMOS25" "LVCMOS18""LVCMOS15""LVCMOS12" | "DEFAULT" (LVCMOS33) | Input I/O standard      |

(UG030008, V1.2)



#### 5.5.4 Instantiation template

```
GTP_INBUFE#(

.IOSTANDARD ("DEFAULT"))

GTP_INBUFE_inst (

.I (i ),

.EN (en ),

.O (o )
);
```

#### 5.6 GTP\_INBUFEDS

## 5.6.1 Description of Functionality

GTP\_INBUFEDS is a differential input buffer with an input enable port EN, connecting external ports to fabric. The structure block diagram is shown below.



Figure 5-6 GTP\_INBUFEDS Structure Block Diagram

#### 5.6.2 Port Description

Table 5-11 GTP\_INBUFEDS Port Description

| Port | Direction | Function Description                                           |
|------|-----------|----------------------------------------------------------------|
| Ι    | Input     | P-side differential input                                      |
| IB   | Input     | N-side differential input                                      |
| 0    | Output    | Single-ended output to fabric                                  |
| EN   | Input     | Enable signal, 0 disables the buffer, and 1 enables the buffer |

#### 5.6.3 Paramater Description

Table 5-12 GTP\_INBUFEDS Parameter Description

| Parameter<br>Name | Valid Values                                                | Defaults        | <b>Function Description</b>              |
|-------------------|-------------------------------------------------------------|-----------------|------------------------------------------|
| IOSTANDARD        | "LVDS""LVPECL""RSDS""BLVDS" "LVCMOS33D""LVCMOS25D""DEFAULT" | "DEFAULT"(LVDS) | Input I/O standard                       |
| TERM_DIFF         | "ON", "OFF"                                                 | "ON"            | Internal termination resistor enabled or |

(UG030008, V1.2) 102 / 161



| Parameter<br>Name | Valid Values |  | <b>Function Description</b>    |
|-------------------|--------------|--|--------------------------------|
|                   |              |  | disabled in differential input |

## 5.6.4 Instantiation template

```
GTP_INBUFEDS#(

.IOSTANDARD ("DEFAULT"),

.TERM_DIFF ("ON")
)

GTP_INBUFEDS_inst (

.I (I ),

.IB (ib ),

.EN (en),

.O (o));
```

## 5.7 GTP\_IOBUF

## 5.7.1 Description of Functionality

GTP\_IOBUF is a bidirectional single-ended buffer, connecting external bidirectional ports to fabric. The structure block diagram is shown below.



Figure 5-7 GTP\_IOBUF Structure Block Diagram

#### 5.7.2 Port Description

Table 5-13 GTP\_IOBUF Port Description

| Port | Direction | <b>Function Description</b> |
|------|-----------|-----------------------------|
|------|-----------|-----------------------------|

(UG030008, V1.2) 103 / 161



| Port | Direction     | Function Description                                                  |
|------|---------------|-----------------------------------------------------------------------|
| I    | Input         | Input Signal                                                          |
| T    | Input         | Tri-state enable; when T=1, IO is an input; when T=0, IO is an output |
| О    | Output        | Output signal                                                         |
| IO   | Bidirectional | Bidirectional signal (in or out)                                      |

## 5.7.3 Paramater Description

Table 5-14 GTP\_IOBUF Parameter Description

| Parameter Name | Valid Values                                                        | Defaults             | Function<br>Description |
|----------------|---------------------------------------------------------------------|----------------------|-------------------------|
| IOSTANDARD     | "LVTTL33""PCI33""LVCMOS33""LVCMOS25" "LVCMOS18""LVCMOS15""LVCMOS12" | "DEFAULT" (LVCMOS33) | I/O Standard            |
| SLEW_RATE      | "FAST", "SLOW"                                                      | "SLOW"               | Slew rate               |
| DRIVE_STRENGTH | 2, 4, 6, 8, 12, 16                                                  | 8                    | Output Drive            |

## 5.7.4 Instantiation template

```
GTP_IOBUF#(
.IOSTANDARD ("DEFAULT"),
.SLEW_RATE ("SLOW"),
.DRIVE_STRENGTH ("8"))
GTP_IOBUF_inst (
.I (i),
.T (t),
.IO (io),
.O (o)
);
```

#### 5.8 GTP\_IOBUFCO

## 5.8.1 Description of Functionality

GTP\_IOBUFCO is a bidirectional pseudo-differential buffer, only supporting pseudo-differential standards. The structure block diagram is shown below.

(UG030008, V1.2) 104 / 161





Figure 5-8 GTP\_IOBUFCO Structure Block Diagram

## 5.8.2 Port Description

Table 5-15 GTP\_IOBUFCO Port Description

| Port | Direction     | Function Description                                                                                                       |
|------|---------------|----------------------------------------------------------------------------------------------------------------------------|
| I    | Input         | Input Signal                                                                                                               |
| Т    | Input         | Tri-state enable; when T=1, IO and IOB act as differential inputs; when T=0, IO and IOB act as pseudo-differential outputs |
| IO   | Bidirectional | Differential P side input or output                                                                                        |
| IOB  | Bidirectional | Differential Q side input or output                                                                                        |
| О    | Output        | Output signal                                                                                                              |

## 5.8.3 Paramater Description

Table 5-16 GTP\_IOBUFCO Parameter Description

| Parameter  | Valid Values                                                                    | Defaults                 | <b>Function Description</b>                                                     |
|------------|---------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------|
| IOSTANDARD | "LVCMOS33D","LVCMOS25D", "LVPECL","RSDS","LVDS25E", "BLVDS", "MLVDS", "DEFAULT" | "DEFAULT"<br>(LVCMOS33D) | I/O Standard                                                                    |
| TERM_DDR   | "ON", "OFF"                                                                     | "ON"                     | For HSTL or SSTL standard inputs, enable or disable internal terminal resistors |

## 5.8.4 Instantiation template

```
GTP_IOBUFCO#(

.IOSTANDARD ("DEFAULT")

)

GTP_IOBUFCO_inst(

.I (i),
```

(UG030008, V1.2) 105 / 161



.T (t),

.IO (io),

.IOB(iob),

.O (o));

## **5.9 GTP\_OUTBUF Usage Instructions**

## 5.9.1 Description of Functionality

GTP\_OUTBUF is an output buffer. The structure block diagram is shown below.



Figure 5-9 GTP\_OUTBUF Structure Block Diagram

#### 5.9.2 Port Description

Table 5-17 GTP\_OUTBUF Port Description

| Port | Direction | Function Description |
|------|-----------|----------------------|
| I    | Input     | Input Signal         |
| 0    | Output    | Output signal        |

## 5.9.3 Paramater Description

Table 5-18 GTP\_OUTBUF Parameter Description

| Parameter      | Valid Values                                                         | Defaults             | Function<br>Description |
|----------------|----------------------------------------------------------------------|----------------------|-------------------------|
| IOSTANDARD     | "LVTTL33""PCI33""LVCMOS33""LVCMOS25 " "LVCMOS18""LVCMOS15""LVCMOS12" | "DEFAULT" (LVCMOS33) | I/O Standard            |
| SLEW_RATE      | "FAST", "SLOW"                                                       | "SLOW"               | Slew rate               |
| DRIVE_STRENGTH | 2, 4, 6, 8, 12, 16                                                   | 8                    | Output Drive            |

## 5.9.4 Instantiation template

GTP\_OUTBUF#(

.IOSTANDARD ("DEFAULT"),

(UG030008, V1.2) 106 / 161



```
.SLEW_RATE ("SLOW"),
.DRIVE_STRENGTH (8)
)
GTP_OUTBUF_inst (
.I (i),
.O (o)
);
```

#### 5.10 GTP\_OUTBUFCO

## 5.10.1 Description of Functionality

GTP\_OUTBUFCO is a pseudo-differential output buffer. The structure block diagram is shown below.



Figure 5-10 GTP\_OUTBUFCO Structure Block Diagram

#### 5.10.2 Port Description

Table 5-19 GTP\_OUTBUFCO Port Description

| Port | Direction | <b>Function Description</b>                  |  |
|------|-----------|----------------------------------------------|--|
| I    | Input     | Input Signal                                 |  |
| OB   | Output    | N-side for pseudo-differential output signal |  |
| 0    | Output    | P-side for pseudo-differential output signal |  |

### 5.10.3 Paramater Description

Table 5-20 GTP\_OUTBUFCO Parameter Description

| Parameter<br>Name | Valid Values                                                          | Defaults                 | Function<br>Description |
|-------------------|-----------------------------------------------------------------------|--------------------------|-------------------------|
| IOSTANDARD        | "LVPECL""BLVDS""RSDS""MLVDS" "LVCMOS33D""LVCMOS25D""LVDS25E""DEFAULT" | "DEFAULT"<br>(LVCMOS33D) | I/O Standard            |

#### 5.10.4 Instantiation template

## GTP\_OUTBUFCO#(

(UG030008, V1.2) 107 / 161



```
.IOSTANDARD ("DEFAULT")
)

GTP_OUTBUFCO_inst (
.I (i),
.OB (ob ),
.O (o));
```

### **5.11 GTP\_OUTBUFDS**

### 5.11.1 Description of Functionality

GTP\_OUTBUFDS is a true differential output buffer, with the structure block diagram as shown below.



Figure 5-11 GTP\_OUTBUFDS Structure Block Diagram

### 5.11.2 Port Description

Table 5-21 GTP\_OUTBUFDS Port Description

| Port | Direction | Function Description                       |  |
|------|-----------|--------------------------------------------|--|
| I    | Input     | Input Signal                               |  |
| OB   | Output    | N-side for true differential output signal |  |
| 0    | Output    | P-side for true differential output signal |  |

### 5.11.3 Paramater Description

Table 5-22 GTP\_OUTBUFDS Parameter Description

| Parameter Name | Valid Values | Defaults        | Function<br>Description |
|----------------|--------------|-----------------|-------------------------|
| IOSTANDARD     | "LVDS"       | "DEFAULT"(LVDS) | I/O Standard            |

### 5.11.4 Instantiation template

### GTP\_OUTBUFDS#(

(UG030008, V1.2) 108 / 161



```
.IOSTANDARD ("DEFAULT")
)

GTP_OUTBUFDS_inst (
.I (i),
.OB (ob),
.O (o)
);
```

### 5.12 GTP\_OUTBUFT

# 5.12.1 Description of Functionality

GTP\_OUTBUFT is a tri-state output buffer. The structure block diagram is shown below.



Figure 5-12 GTP\_OUTBUFT Structure Block Diagram

### 5.12.2 Port Description

Table 5-23 GTP\_OUTBUFT Port Description

| Port | Direction | Function Description                                                                                 |  |
|------|-----------|------------------------------------------------------------------------------------------------------|--|
| I    | Input     | Input Signal                                                                                         |  |
| О    | Output    | Output signal                                                                                        |  |
| Т    | Input     | Tri-state enable. T=1 sets the output port to tri-state; T=0 drives the input sig to the output port |  |

### 5.12.3 Paramater Description

Table 5-24 GTP\_OUTBUFT Parameter Description

| Parameter Name | Valid Values                                                        | Defaults             | Function<br>Description |
|----------------|---------------------------------------------------------------------|----------------------|-------------------------|
| IOSTANDARD     | "LVTTL33""PCI33""LVCMOS33""LVCMOS25" "LVCMOS18""LVCMOS15""LVCMOS12" | "DEFAULT" (LVCMOS33) | I/O Standard            |
| SLEW_RATE      | "FAST", "SLOW"                                                      | "SLOW"               | Slew rate               |
| DRIVE_STRENGTH | 2, 4, 6, 8, 12, 16                                                  | 8                    | Output Drive            |

(UG030008, V1.2) 109 / 161



### 5.12.4 Instantiation template

```
GTP_OUTBUFT#(
.IOSTANDARD ("DEFAULT"),
.SLEW_RATE ("SLOW"),
.DRIVE_STRENGTH ("8")
)
GTP_OUTBUFT_inst (
.I (i),
.O (o),
.T (t)
);
```

### **5.13 GTP\_OUTBUFTCO**

# 5.13.1 Description of Functionality

GTP\_OUTBUFTCO is a tri-state output pseudo-differential buffer. The structure block diagram is shown below.



Figure 5-13 GTP\_OUTBUFTCO Structure Block Diagram

### 5.13.2 Port Description

Table 5-25 GTP\_OUTBUFTCO Port Description

| Port | Direction | Function Description                                                                                      |  |
|------|-----------|-----------------------------------------------------------------------------------------------------------|--|
| I    | Input     | Input Signal                                                                                              |  |
| ОВ   | Output    | N-side for pseudo-differential output signal                                                              |  |
| О    | Output    | P-side for pseudo-differential output signal                                                              |  |
| Т    | Input     | Tri-state enable. T=1 sets the output port to tri-state; T=0 drives the input signal I to the output port |  |

(UG030008, V1.2) 110 / 161



#### 5.13.3 Paramater Description

Table 5-26 GTP\_OUTBUFTCO Parameter Description

| Parameter<br>Name | Valid Values                                                          | Defaults              | Function<br>Description |
|-------------------|-----------------------------------------------------------------------|-----------------------|-------------------------|
| IOSTANDARD        | "LVPECL""RSDS""BLVDS""MLVDS" "LVCMOS33D""LVCMOS25D""LVDS25E""DEFAULT" | "DEFAULT" (LVCMOS33D) | I/O Standard            |

### 5.13.4 Instantiation template

```
GTP_OUTBUFTCO#(
.IOSTANDARD ("DEFAULT")
)
GTP_OUTBUFTCO_inst (
.I (i),
.T (t),
.OB (ob ),
.O (o)
);
```

### **5.14 GTP\_OUTBUFTDS**

#### 5.14.1 Description of Functionality

GTP\_OUTBUFTDS is a tri-state output true differential buffer. The structure block diagram is shown below.



Figure 5-14 GTP\_OUTBUFTDS Structure Block Diagram

### 5.14.2 Port Description

(UG030008, V1.2) 111 / 161



#### Table 5-27 GTP\_OUTBUFTDS Port Description

| Port | Direction | Function Description                                                                                      |  |
|------|-----------|-----------------------------------------------------------------------------------------------------------|--|
| Ι    | Input     | Input Signal                                                                                              |  |
| OB   | Output    | Differential N side output signals                                                                        |  |
| О    | Output    | Differential P side output signals                                                                        |  |
| Т    | Input     | Tri-state enable. T=1 sets the output port to tri-state; T=0 drives the input signal I to the output port |  |

#### 5.14.3 Paramater Description

Table 5-28 GTP\_OUTBUFTDS Parameter Description

| Parameter Name | Valid Values      | Defaults        | Function<br>Description |
|----------------|-------------------|-----------------|-------------------------|
| IOSTANDARD     | "LVDS", "DEFAULT" | "DEFAULT"(LVDS) | I/O Standard            |

#### 5.14.4 Instantiation template

```
GTP_OUTBUFTDS#(
.IOSTANDARD ("DEFAULT")
)

GTP_OUTBUFTDS_inst (
.I (i),
.T (t),
.OB (ob ),
.O (o)
);
```

### 5.15 GTP\_IOBUF\_RX\_MIPI

### 5.15.1 Description of Functionality

GTP\_IOBUF\_RX\_MIPI supports MIPI DPHY high-speed input, and single-ended input/output in low power mode (LP). The structure block diagram is shown below.

(UG030008, V1.2) 112 / 161





Figure 5-15 GTP\_IOBUF\_RX\_MIPI Structure Block Diagram

# 5.15.2 Port Description

Table 5-29 GTP\_IOBUF\_RX\_MIPI Port Description

| Port  | Direction      | Function Description                                                                                         |
|-------|----------------|--------------------------------------------------------------------------------------------------------------|
| I_LP  | Input          | The input signal for the single-ended output buffer from "fabric" in LP mode                                 |
| IB_LP | Input          | The input signal for the single-ended output buffer from "fabric" in LP mode                                 |
| M     | Input          | Mode selection signal. 1: Differential input in HS mode; 0: Signle-ended bidirectional in LP mode            |
| Т     | Input          | Single-ended output enable signal; when it is 0, IO serves as output, and when it is 1, IO serves as input   |
| ТВ    | Input          | Single-ended output enable signal; when it is 0, IOB serves as output, and when it is 1, IOB serves as input |
| O_HS  | Output         | Differential output (HS) to fabric                                                                           |
| O_LP  | Output         | Single-ended output (LP)                                                                                     |
| OB_LP | Output         | Single-ended output (LP)                                                                                     |
| Ю     | Bidirectional  | P side differential input (HS mode), or single-ended bidirectional (LP mode)                                 |
| ЮВ    | Bi-Directional | N side differential input (HS mode), or single-ended bidirectional (LP mode)                                 |

(UG030008, V1.2) 113 / 161



#### 5.15.3 Paramater Description

Table 5-30 GTP\_IOBUF\_RX\_MIPI Parameter Description

| Parameter Name | Valid Values      | Defaults        | <b>Function Description</b>                    |
|----------------|-------------------|-----------------|------------------------------------------------|
| IOSTANDARD     | "MIPI", "DEFAULT" | "DEFAULT"(MIPI) | I/O Standard VCCIO=1.2V                        |
| DRIVE_STRENGTH | "2", "6"          | "6"             | Drive current strength                         |
| SLEW_RATE      | "SLOW", "FAST"    | "SLOW"          | Slew rate                                      |
| TERM_DIFF      | "ON", "OFF"       | "ON"            | Internal terminal resistor enabled or disabled |

```
5.15.4 Instantiation template
GTP_IOBUF_RX_MIPI#
(
.IOSTANDARD
                    ("DEFAULT"),
.TERM_DIFF
                    ("ON"),
.DRIVE_STRENGTH ("6"),
.SLEW_RATE
                   ("SLOW")
GTP_IOBUF_RX_MIPI_inst (
.O_LP (O_LP),
.OB_LP(OB_LP),
.O_HS (O_HS),
OI.
      (IO),
.IOB
       (IOB),
.I_LP (I_LP),
.IB_LP (IB_LP),
T.
       (T),
.TB
      (TB),
.M
      (M)
);
```

#### 5.16 GTP\_IOBUF\_TX\_MIPI

#### 5.16.1 Description of Functionality

GTP\_IOBUF\_TX\_MIPI supports MIPI DPHY tri-state output, including input/output in low-power mode (LP) and differential output in high-speed (HS) mode, with both modes being switchable according to practical application. The structure block diagram is shown below.

(UG030008, V1.2) 114 / 161





Figure 5-16 GTP\_IOBUF\_TX\_MIPI Structure Block Diagram

# 5.16.2 Port Description

Table 5-31 GTP\_IOBUF\_TX\_MIPI Port Description

| Port  | Direction      | Function Description                                                                             |  |
|-------|----------------|--------------------------------------------------------------------------------------------------|--|
| I_HS  | Input          | The input signal for the HS differential output buffer from IOL                                  |  |
| I_LP  | Input          | The input signal for the single-ended output buffer from IOL in LP mode                          |  |
| IB_LP | Input          | The input signal for the single-ended output buffer from IOL in LP mode                          |  |
| M     | Input          | Mode selection signal. 1: HS mode, differential input; 0: LP mode, single-ended input and output |  |
| Т     | Input          | Differential and single-ended output enable signal                                               |  |
| TB    | Input          | Single-ended output enable signal                                                                |  |
| O_LP  | Output         | Single-ended (LP) input to IOL                                                                   |  |
| OB_LP | Output         | Single-ended (LP) input to IOL                                                                   |  |
| Ю     | Bi-Directional | P-side differential output or input                                                              |  |
| IOB   | Bi-Directional | N-side differential output or input                                                              |  |

(UG030008, V1.2) 115 / 161



### 5.16.3 Paramater Description

Table 5-32 GTP\_IOBUF\_TX\_MIPI Parameter Description

| Parameter Name | Valid Values     | Defaults        | <b>Function Description</b>                    |
|----------------|------------------|-----------------|------------------------------------------------|
| IOSTANDARD     | "MIPI","DEFAULT" | "DEFAULT"(MIPI) | I/O Standard VCCIO=1.2V                        |
| DRIVE_STRENGTH | "2", "6"         | "6"             | Drive current strength                         |
| SLEW_RATE      | "SLOW", "FAST"   | "SLOW"          | Slew rate                                      |
| TERM_DIFF      | "ON", "OFF"      | "ON"            | Internal terminal resistor enabled or disabled |

```
5.16.4 Instantiation template
GTP_IOBUF_TX_MIPI#
(
.IOSTANDARD
                  ("DEFAULT"),
.DRIVE_STRENGTH("6"),
                  ("SLOW"),
.SLEW_RATE
.TERM_DIFF
                  ("ON")
GTP_IOBUF_TX_MIPI_inst
(
.O_LP
        (O_LP),
.OB\_LP (OB\_LP),
OI.
        (IO),
        ( IOB ),
.IOB
.I_HS
        (I_HS),
        ( I_LP ),
.I_LP
.IB_LP
        (IB_LP),
T.
        (T),
.TB
         (TB),
.M
         (M)
);
```

(UG030008, V1.2) 116 / 161



# **Chapter 6 IO Logic-related GTPs**

### 6.1 GTP\_ISERDES\_E1

# 6.1.1 Description of Functionality

GTP\_ISERDES\_E1 is a data description that performs double-edge data sampling on both rising and falling edges of the clock and supports 1:4, 1:7, 1:8 gearing logic. The structure block diagram is shown below.



Figure 6-1 GTP\_ISERDES\_E1 Structure Block Diagram

#### 6.1.2 Port Description

Table 6-1 GTP\_ISERDES\_E1 Port Description

| Port    | Direction | Width                                                                                                                                                                                                                      | Function Description                                            |
|---------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| DO      | Output    | In "IDES4" mode, DO [7:4] is the deserialized data for DIA, and DO [3: the deserialized data for DIC In "IDES8" mode, DO [7:0] is the deserialized data for DIA In "IDES7" mode, DO [6:0] is the deserialized data for DIA |                                                                 |
| DI      | Input     | 1                                                                                                                                                                                                                          | Serial input data                                               |
| ICLK    | Input     | 1                                                                                                                                                                                                                          | Input clock of Serial data                                      |
| RCLK    | Input     | 1                                                                                                                                                                                                                          | Deserialization clock generated by CLKDIVOUT of GTP_IOCLKDIV_E1 |
| ALIGNWD | Input     | 1                                                                                                                                                                                                                          | Word alignment request signal, active high                      |
| RST     | Input     | 1                                                                                                                                                                                                                          | Reset signal, active high                                       |

(UG030008, V1.2) 117 / 161



#### 6.1.3 Paramater Description

Table 6-2 GTP\_ISERDES\_E1 Parameter Description

| Parameter Name | Valid Values             | Defaults | <b>Function Description</b>                 |
|----------------|--------------------------|----------|---------------------------------------------|
| GRS_EN         | "TRUE","FALSE"           | "TRUE"   | Global reset enable; "TRUE" indicates valid |
| ISERDES_MODE   | "IDES4","IDES8", "IDES7" | "IDES4"  | Deserialization mode                        |

#### 6.1.4 Functional Description

For GTP\_ISERDES\_E1 timing instructions, please refer to "UG030005 Compa Family CPLD Input/Output Interface (IO) User Guide".

```
6.1.5 Instantiation template
```

```
GTP_ISERDES_E1 #
(
.ISERDES_MODE
                      ("IDES4"), //"IDES4","IDES8","IDES7"
                                 //"TRUE","FALSE"
.GRS_EN
                     ("TRUE")
) GTP_ISERDES_E1_inst (
.DI
                   (di
                          ),
.ICLK
                  (iclk
                          ),
.RCLK
                   (rclk),
                  (alignwd),
.ALIGNWD
.RST
                  (rst
                          ),
.DO
                   (do
                          )
);
```

#### **6.2 GTP\_OSERDES\_E1**

#### 6.2.1 Description of Functionality

GTP\_OSERDES\_E1 is a serializer that performs double-edge data sampling on both rising and falling edges of the clock and supports 4:1, 7:1, 8:1 gearing logic. The structure block diagram is shown below.





Figure 6-2 GTP\_OSERDES\_E1 Structure Block Diagram

### 6.2.2 Port Description

Table 6-3 GTP\_OSERDES\_E1 Port Description

| Port | Direction | Width | <b>Function Description</b>                                                                                                                                       |
|------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DI   | Input     | 8     | Parallel input data In "OSER4" mode, DI[3:0] are valid In "OSER8" mode, DI[7:0] are valid In "OSER7" mode, DI[6:0] are valid                                      |
| DO   | Output    | 1     | In "OSER4" mode, DOA is the serial output for DI[3:0] In "OSER8" mode, DOA is the serial output for DI[7:0] In "OSER7" mode, DOA is the serial output for DI[6:0] |
| OCLK | Input     | 1     | Clock of serial data output                                                                                                                                       |
| RCLK | Input     | 1     | Input clock of parallel data                                                                                                                                      |
| RST  | Input     | 1     | Reset signal, active high                                                                                                                                         |

#### 6.2.3 Paramater Description

Table 6-4 GTP\_OSERDES\_E1 Parameter Description

| Parameter Name | Valid Values             | Defaults | <b>Function Description</b>                 |
|----------------|--------------------------|----------|---------------------------------------------|
| GRS_EN         | "TRUE","FALSE"           | "TRUE"   | Global reset enable; "TRUE" indicates valid |
| OSERDES_MODE   | "OSER4","OSER8", "OSER7" | "OSER4"  | Serialization mode                          |

#### 6.2.4 Functional Description

For GTP\_OSERDES\_E1 timing instructions, please refer to "UG030005 Compa Family CPLD Input/Output Interface (IO) User Guide".

#### 6.2.5 Instantiation template

GTP\_OSERDES \_E1#

.OSERDES\_MODE ("OSER4"), //"OSER4","OSER8","OSER7"

(UG030008, V1.2) 119 / 161



| .GRS_EN         | ("TR                     | UE") | //"TRUE","FALSE" |  |  |
|-----------------|--------------------------|------|------------------|--|--|
| ) GTP_OSERDES _ | ) GTP_OSERDES _E1_inst ( |      |                  |  |  |
| .DI             | ( di                     | ),   |                  |  |  |
| .OCLK           | ( oclk                   | ),   |                  |  |  |
| .RCLK           | ( rclk                   | ),   |                  |  |  |
| .RST            | (rst                     | ),   |                  |  |  |
| .DO             | ( do                     | )    |                  |  |  |
| );              |                          |      |                  |  |  |

# 6.3 GTP\_IDDR

### 6.3.1 Description of Functionality

GTP\_IDDR is a data describlizer that supports 1:2 and performs double-edge data sampling on both rising and falling edges of the clock. The structure block diagram is shown below.



Figure 6-3 GTP\_IDDR Structure Block Diagram

### 6.3.2 Port Description

Table 6-5 GTP\_IDDR Port Description

| Port | Direction | Width | Function Description             |
|------|-----------|-------|----------------------------------|
| D    | Input     | 1     | Input data port                  |
| CE   | Input     | 1     | Clock enable signal, active high |
| RS   | Input     | 1     | Set/reset signal, active high    |
| CLK  | Input     | 1     | System clock                     |
| Q0   | Output    | 1     | Deserializer data output         |
| Q1   | Output    | 1     | Deserializer data output         |

(UG030008, V1.2) 120 / 161



#### 6.3.3 Paramater Description

Table 6-6 GTP\_IDDR Parameter Description

| Parameter Name | Valid Values                                         | Defaults    | Function Description                        |
|----------------|------------------------------------------------------|-------------|---------------------------------------------|
| GRS_EN         | "TRUE","FALSE"                                       | "TRUE"      | Global reset enable; "TRUE" indicates valid |
| RS_TYPE        | "SYNC_SET", "ASYNC_SET", "SYNC_RESET", "ASYNC_RESET" | "ASYNC_SET" | Reset/Set mode select                       |

### 6.3.4 Functional Description

For GTP\_IDDR timing instructions, please refer to "UG030005 Compa Family CPLD Input/Output Interface (IO) User Guide".

```
6.3.5 Instantiation template
```

```
GTP_IDDR#
(
.GRS_EN
             ("TRUE"
                          ), //"TRUE","FALSE"
.RS_TYPE
                                                                    ("ASYNC_SET")
//"SYNC_SET","ASYNC_SET","SYNC_RESET","ASYNC_RESET"
) GTP_IDDR_inst (
.D
            ( d
                         ),
.CE
            (ce
                         ),
.RS
                         ),
            (rs
.CLK
            (clk
                         ),
.Q0
            (q0
                          ),
.Q1
            (q1
);
```

#### 6.4 GTP\_ODDR

#### 6.4.1 Description of Functionality

The GTP\_ODDR is a serializer, which performs double edge data sampling on both rising and falling edges of the clock and supports 2:1 rate. Its structure block diagram is shown below.

(UG030008, V1.2) 121 / 161





Figure 6-4 GTP\_ODDR Structure Block Diagram

### 6.4.2 Port Description

Table 6-7 GTP\_ODDR Port Description

| Port | Direction | Width | <b>Function Description</b>      |
|------|-----------|-------|----------------------------------|
| D0   | Input     | 1     | Input data port                  |
| D1   | Input     | 1     | Input data port                  |
| CE   | Input     | 1     | Clock enable signal, active high |
| RS   | Input     | 1     | Set/reset signal, active high    |
| CLK  | Input     | 1     | System clock                     |
| Q    | Output    | 1     | Serial data output               |

### 6.4.3 Paramater Description

Table 6-8 GTP\_ODDR Parameter Description

| Parameter Name | Valid Values                                         | Defaults    | <b>Function Description</b>                 |
|----------------|------------------------------------------------------|-------------|---------------------------------------------|
| GRS_EN         | "TRUE","FALSE"                                       | "TRUE"      | Global reset enable; "TRUE" indicates valid |
| RS_TYPE        | "SYNC_SET", "ASYNC_SET", "SYNC_RESET", "ASYNC_RESET" | "ASYNC_SET" | Reset/Set mode select                       |

### 6.4.4 Functional Description

For GTP\_ODDR timing instructions, please refer to "UG030005 Compa Family CPLD Input/Output Interface (IO) User Guide".

```
6.4.5 Instantiation template
```

```
GTP_ODDR #
(
.GRS_EN ("TRUE" ), //"TRUE", "FALSE"
.RS_TYPE ("ASYNC_SET" )
```

(UG030008, V1.2) 122 / 161



### 6.5 GTP\_IODELAY\_E1

);

### 6.5.1 Description of Functionality

The GTP\_IODELAY\_E1 is an I/O delay unit that supports dynamic or static delay control, with a maximum delay of 31 steps. The structure block diagram is shown below.



Figure 6-5 GTP\_IODELAY\_E1 Structure Block Diagram

#### 6.5.2 Port Description

Table 6-9 GTP\_IODELAY\_E1 Port Description

| Port       | Direction | Width | Function Description  |
|------------|-----------|-------|-----------------------|
| DI         | Input     | 1     | Data input            |
| DELAY_STEP | Input     | 5     | Dynamic delay control |
| DO         | Output    | 1     | Data output           |

(UG030008, V1.2) 123 / 161



### 6.5.3 Paramater Description

Table 6-10 GTP\_IODELAY\_E1 Parameter Description

| Parameter Name   | Valid Values          | Defaults    | Function Description                                                                                                                                                                         |
|------------------|-----------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DELAY_UNIT       | "110ps", "58ps"       | "110ps"     | Used to select the size of each delay step; the Compa device only supports "110ps"                                                                                                           |
| DELAY_STEP_VALUE | 5'h0 ~ 5'h1F          | 5'h0        | Static delay control                                                                                                                                                                         |
| DELAY_STEP_SEL   | "PARAMETER"<br>"PORT" | "PARAMETER" | Selection of the delay control signal source:  "PARAMETER" indicates static configuration controlled by parameter DELAY_STEP_VALUE;  "PORT" indicates dynamic input from the port DELAY_STEP |

# 6.5.4 Instantiation template

```
GTP_IODELAY_E1#
(
.DELAY_STEP_VALUE ( 5`h0
                        ), // 5h0 ~ 5h1F
.DELAY_STEP_SEL ("PARAMETER") //"PARAMETER", "PORT"
) GTP_IODELAY_E1_inst (
.DI
                 ( di
                             ),
.DELAY_STEP
                 ( delay_step
                             ),
.DO
                 (do
                             )
);
```

(UG030008, V1.2) 124 / 161



# **Chapter 7 Clock-Related GTPs**

#### 7.1 GTP\_CLKBUFG

#### 7.1.1 Description of Functionality

The GTP\_CLKBUFG offers a simple clock buffer function; global clock network can be implemented by instantiating the GTP\_CLKBUFG. The structure block diagram is shown below.



Figure 7-1 GTP\_CLKBUFG Structure Block Diagram

#### 7.1.2 Port Description

Table 7-1 GTP\_CLKBUFG Port Description

| Port   | Direction | Function Description |
|--------|-----------|----------------------|
| CLKIN  | Input     | Input Clock          |
| CLKOUT | Output    | Output clock         |

#### 7.1.3 Instantiation template

```
GTP_CLKBUFG CLKBUFG_inst (

.CLKOUT (CLKOUT),

.CLKIN (CLKIN)
);
```

#### 7.2 GTP\_BUFGS

#### 7.2.1 Description of Functionality

GTP\_BUFGS provides global signal network, allowing signals reaching all areas of the chip evenly. The structure block diagram is shown below.





Figure 7-2 GTP\_BUFGS Structure Block Diagram

#### 7.2.2 Port Description

Table 7-2 GTP\_BUFGS Port Description

| Port | Direction | <b>Function Description</b> |  |
|------|-----------|-----------------------------|--|
| I    | Input     | Global signal input         |  |
| Z    | Output    | Global signal output        |  |

### 7.2.3 Functional Description

The input signals for GTP\_BUFGS can be either reset signals or clock signals. Users can resolve the shortage of global clock resources by instantiating the GTP\_BUFGS.

### 7.2.4 Instantiation template

GTP\_BUFGS BUFGS\_inst (

.I (I),

.Z (Z)
);

### 7.3 GTP\_CLKBUFGCE

#### 7.3.1 Description of Functionality

The GTP\_CLKBUFGCE is a clock buffer with an enable port. The structure block diagram is shown below.

(UG030008, V1.2) 126 / 161





Figure 7-3 GTP\_CLKBUFGCE Structure Block Diagram

#### 7.3.2 Port Description

Table 7-3 GTP\_CLKBUFGCE Port Description

| Port   | Direction                                                                    | Function Description |  |
|--------|------------------------------------------------------------------------------|----------------------|--|
| CLKIN  | Input                                                                        | Input Clock          |  |
| СЕ     | Input When CE=1'b1, CLKOUT=CLKIN; when CE=1'b0, CLKOUT outputs DEFAULT_VALUE |                      |  |
| CLKOUT | Output                                                                       | Output clock         |  |

#### 7.3.3 Paramater Description

Table 7-4 GTP\_CLKBUFGCE Parameter Description

| Parameter Name | Valid Values                                           | Defaults | <b>Function Description</b>                                                                                                     |
|----------------|--------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------|
| DEFAULT_VALUE  | 1'b0, 1'b1                                             | 1'b0     | When DEFAULT_VALUE=1'b0 and CE=1'b0,<br>CLKOUT outputs 1'b0;<br>For Compa device, this parameter can only be<br>configured as 0 |
| SIM_DEVICE     | "TITAN","LOGOS", "COMPACT","LOGOS2", "TITAN2","TITAN3" | "TITAN"  | Device family selection                                                                                                         |

### 7.3.4 Functional Description

For a detailed functional description of GTP\_CLKBUFGCE, please refer to "UG030003\_Compa Family CPLD Clock Resources (Clock & PLL) User Guide".

#### 7.3.5 Instantiation template

```
GTP_CLKBUFGCE
#(.DEFAULT_VALUE (1'b0 ),
.SIM_DEVICE ("COMPACT")
) GTP_CLKBUFGCE_inst (
.CLKIN (CLKIN ),
```

(UG030008, V1.2) 127 / 161



| .CE     |   | (CE     | ). |
|---------|---|---------|----|
| .CLKOUT | 1 | (CLKOUT | )  |
| ):      |   |         |    |

#### 7.4 GTP\_CLKBUFGMUX

#### 7.4.1 Description of Functionality

GTP\_CLKBUFGMUX can be used for dynamic switching between two global clock inputs. GTP\_CLKBUFGMUX provides a glitchless switch triggered by the falling edge of the clock (corresponding to TRIGGER\_MODE="NEGEDGE"). It is important to note that both clock sources must be active. Otherwise, an abnormal CLKOUT output will occur during switching. The structure block diagram is shown below.



Figure 7-4 GTP\_CLKBUFGMUX Structure Block Diagram

#### 7.4.2 Port Description

Table 7-5 GTP\_CLKBUFGMUX Port Description

| Port   | Direction Function Description |                                                                                    |
|--------|--------------------------------|------------------------------------------------------------------------------------|
| CLKIN0 | Input                          | Input clock CLKIN0                                                                 |
| CLKIN1 | Input                          | Input clock CLKIN1                                                                 |
| SEL    | Input                          | Clock select signal. Select CLKIN0 when it is 1'b0; select CLKIN1 when it is 1'b1; |
| CLKOUT | Output                         | Output clock                                                                       |

#### 7.4.3 Paramater Description

Table 7-6 GTP\_CLKBUFGMUX Parameter Description

| Parameter Name | Valid Values                                           | Defaults | <b>Functional Description</b>                                                                                                                                                                                  |
|----------------|--------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TRIGGER_MODE   | "NORMAL",<br>"NEGEDGE"                                 | "NORMAL" | Mode selection. Compa device only support "NEGEDGE". "NEGEDGE": In this mode, input clocks (CLKIN0 and CLKIN1) can be freely switched with the glitchless function triggered by the falling edge of the clock. |
| SIM_DEVICE     | "TITAN","LOGOS", "COMPACT","LOGOS2", "TITAN2","TITAN3" | "TITAN"  | Device family selection                                                                                                                                                                                        |

(UG030008, V1.2) 128 / 161



#### 7.4.4 Functional Description



Figure 7-5 GTP\_CLKBUFGMUX Waveform Diagram

### 7.4.5 Instantiation template

```
GTP_CLKBUFGMUX
```

```
#(
   .TRIGGER_MODE ("NEGEDGE "),
   .SIM_DEVICE
                   ("COMPACT")
)GTP_CLKBUFGMUX_inst
   .CLKIN0
                    (CLKIN0
                              ),
   .CLKIN1
                    (CLKIN1
   .SEL
                    (SEL
                              ),
   .CLKOUT
                    (CLKOUT )
);
```

#### 7.5 GTP\_IOCLKBUF

#### 7.5.1 Description of Functionality

Like a "gate", GTP\_IOCLKBUF can be used to enable or disable the I/O clock. The structure block diagram is shown below.



Figure 7-6 GTP\_IOCLKBUF Structure Block Diagram

(UG030008, V1.2) 129 / 161



#### 7.5.2 Port Description

Table 7-7 GTP\_IOCLKBUF Port Description

| Port   | Direction                                                                                                 | <b>Function Description</b> |  |
|--------|-----------------------------------------------------------------------------------------------------------|-----------------------------|--|
| CLKIN  | Input                                                                                                     | Input Clock                 |  |
| DI     | Input Enable signal. When DI is active, 1'b0 denotes IO clock disabled, and 1'b1 denotes IO clock enabled |                             |  |
| CLKOUT | Output                                                                                                    | Output clock                |  |

#### 7.5.3 Paramater Description

Table 7-8 GTP\_IOCLKBUF Parameter Description

| Parameter<br>Name | Valid Values    | Defaults | Function Description                                                                       |
|-------------------|-----------------|----------|--------------------------------------------------------------------------------------------|
| GATE_EN           | "FALSE", "TRUE" | "FALSE"  | When "TRUE", the enable signal DI is valid; when "FALSE", the enable signal DI is invalid; |

### 7.5.4 Functional Description

When the parameter GATE\_EN is "TRUE" or "FALSE", the corresponding waveform diagrams are as shown in the two figures below.



Figure 7-7 Timing diagram of GTP\_IOCLKBUF with GATE\_EN="FALSE"



Figure 7-8 Timing diagram of GTP\_IOCLKBUF with GATE\_EN="TRUE"

(UG030008, V1.2) 130 / 161



#### 7.5.5 Instantiation template

```
GTP_IOCLKBUF

#(

.GATE_EN ("FALSE" ) //FALSE; TRUE
) GTP_IOCLKBUF_inst (

.CLKOUT (CLKOUT ),

.CLKIN (CLKIN),

.DI (DI )
);
```

### 7.6 GTP\_IOCLKDIV\_E1

### 7.6.1 Description of Functionality

GTP\_IOCLKDIV\_E1 converses the clock domain from I/O clock to global clock and can implement clock frequency division, supporting division by 2, 3.5, 4, or bypass output. The structure block diagram is shown below.



Figure 7-9 GTP\_IOCLKDIV\_E1 Structure Block Diagram

#### 7.6.2 Port Description

Table 7-9 GTP\_IOCLKDIV\_E1 Port Description

| Port      | Direction | <b>Function Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CLKIN     | Input     | Input Clock                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| ALIGNWD   | Input     | Provides the level hold function to the output division clock; in divide-by-2 or divide-by-4 modes, it is triggered by the rising edge of the input clock, during even-numbered ALIGNWD pulses, the division clock is held for one input clock cycle upon the fourth rising edge of the input clock. In the 3.5 division mode, the division clock is maintained for one input clock cycle when the fourth rising edge of the input clock occurs in each ALIGNWD pulse. |  |
| RST_N     | Input     | Active-low reset                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| CLKDIVOUT | Output    | Divided output clock                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| CLKOUT    | Output    | Output clock without division                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |



#### 7.6.3 Paramater Description

Table 7-10 GTP\_IOCLKDIV\_E1 Parameter Description

| Parameter<br>Name | Valid Values               | Defaults  | <b>Function Description</b>                                                                                                                                  |
|-------------------|----------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIV_FACTOR        | "DIV_DIS", "2", "3.5", "4" | "DIV_DIS" | When set to "DIV_DIS", CLKOUT=1'b1, and CLKDIVOUT=1'b1; when the division ratio is "2", "3.5" or "4", CLKOUT=CLKIN and CLKDIVOUT outputs the division clock. |
| GRS_EN            | "TRUE", "FALSE"            | "TRUE"    | Global enable signal. "TRUE" indicates the global enable signal is active; "FALSE" indicates the global enable signal is inactive.                           |

#### 7.6.4 Functional Description

For a detailed functional description of GTP\_IOCLKDIV\_E1, please refer to "UG030003\_Compa Family CPLD Clock Resources (Clock & PLL) User Guide".

#### 7.6.5 Instantiation template

```
GTP_IOCLKDIV_E1 #(
.DIV_FACTOR
                    ("DIV_DIS"), //"DIV_DIS", "2", "3.5", "4";
                                  ) //"TRUE", "FALSE"
.GRS_EN
                     ("TRUE"
)GTP_IOCLKDIV_E1_inst(
.CLKIN
                     (CLKIN
                                  ),
.RST_N
                     (RST_N
                                  ),
                 (ALIGNWD
.ALIGNWD
                               ),
.CLKOUT
                     (CLKOUT
                                    ),
.CLKDIVOUT
                    (CLKDIVOUT
);
```

### 7.7 GTP\_IOCLKMUX

#### 7.7.1 Description of Functionality

GTP\_IOCLKMUX enables bridging I/O clocks across different regions, meaning the I/O clock on top can be bridged to the bottom of the chip through instantiating GTP\_IOCLKMUX to drive the I/O logic underneath, and similarly, the IO clock on the bottom can be bridged to the top to drive the I/O logic above. The structure block diagram is shown below.

(UG030008, V1.2) 132 / 161





Figure 7-10 GTP\_IOCLKMUX Structure Block Diagram

#### 7.7.2 Port Description

Table 7-11 GTP\_IOCLKMUX Port Description

| Port   | Direction                                                                          | n Function Description |  |
|--------|------------------------------------------------------------------------------------|------------------------|--|
| CLKIN0 | Input                                                                              | Input clock 0          |  |
| CLKIN1 | Input                                                                              | Input clock 1          |  |
| SEL    | Input Clock select signal. Select CLKIN0 when it is 1'b0; select 0 when it is 1'b1 |                        |  |
| CLKOUT | Output                                                                             | Output clock           |  |

#### 7.7.3 Functional Description

For a detailed functional description of GTP\_IOCLKMUX, please refer to "UG030003\_Compa Family CPLD Clock Resources (Clock & PLL) User Guide".

#### 7.7.4 Instantiation template

```
GTP_IOCLKMUX GTP_IOCLKMUX_inst

(

.CLKIN0 (CLKIN0 ),

.CLKIN1 (CLKIN1 ),

.SEL (SEL ),

.CLKOUT (CLKOUT )

);
```

### 7.8 GTP\_IOCLKDELAY

#### 7.8.1 Description of Functionality

The clock input pins offer an optional delay function, allowing users to instantiate GTP\_IOCLKDELAY to achieve a delay on the input clock. Users can statically configure the delay step (adjust the number of delay steps, with each step delaying by 20ps; the minimum delay chain



count is 0, and the maximum is 127 (8'b0-8'b0111\_1111)), or dynamically obtain the delay steps using the DLL. Furthermore, GTP\_IOCLKDELAY also provides a user interface to adjust delay steps dynamiclyfine adjustment. The structure block diagram is shown below.



Figure 7-11 GTP\_IOCLKDELAY Structure Block Diagram

#### 7.8.2 Port Description

Table 7-12 GTP\_IOCLKDELAY Port Description

| Port            | Direction | rection Function Description                                                                                                                                                                           |  |
|-----------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CLKIN           | Input     | Clock input from pin                                                                                                                                                                                   |  |
| DELAY_STEP[7:0] | Input     | Delay step from DLL                                                                                                                                                                                    |  |
| DIRECTION       | Input     | Set to 0 to dynamically increase the delay step; set to 1 to dynamically decrease the delay step.                                                                                                      |  |
| LOAD            | Input     | Active-high, reset the delay step to DELAY_STEP or a static delay value.                                                                                                                               |  |
| MOVE            | Input     | Input The falling edge triggers dynamic fine adjustment, increasing decreasing one step depending on the DIRECTION.                                                                                    |  |
| DELAY_OB        | Output    | Dynamic fine adjustment overflow flag for Delay Step. When parameter SIM_DEVICE is set to COMPA, the signal goes high at 127 when DIRECTION is set to 0; it goes high at 0 when DIRECTION is set to 1. |  |
| CLKOUT          | Output    | Delayed clock output                                                                                                                                                                                   |  |

#### 7.8.3 Paramater Description

Table 7-13 GTP\_IOCLKDELAY Parameter Description

| Parameter Name                       | Valid Values Defaults             |         | <b>Functional Description</b>                                                                 |  |
|--------------------------------------|-----------------------------------|---------|-----------------------------------------------------------------------------------------------|--|
| DELAY_STEP_VALUE                     | 0-127 8'd0                        |         | Static delay step, effective when DELAY_STEP_SEL is set to "PARAMETER"                        |  |
| DELAY_STEP_SEL                       | "PARAMETER"   "PARAMETER" selects |         | DELAY_STEP as the reference delay step; "PARAMETER" selects DELAY_STEP_VALUE as the reference |  |
| SIM_DEVICE "TITAN" "LOGOS" "COMPACT" |                                   | "TITAN" | Device family selection                                                                       |  |

(UG030008, V1.2) 134 / 161



#### 7.8.4 Functional Description

For a detailed functional description of GTP\_IOCLKDELAY, please refer to "UG030003\_Compa Family CPLD Clock Resources (Clock & PLL) User Guide".

#### 7.8.5 Instantiation template

```
GTP IOCLKDELAY
#(
   .DELAY_STEP_VALUE (8'd0
                                     ), //Used for static delay step setting, 0~127
   .DELAY_STEP_SEL
                         ("PARAMETER"), //"PARAMETER", "PORT"
   .SIM_DEVICE
                      ("COMPACT" )
) GTP_IOCLKDELAY_inst(
   .CLKIN
                         (CLKIN
                                     ),
    .DELAY_STEP
                    (DELAY_STEP ),
   .CLKOUT
                       (CLKOUT
                                     ),
   .DIRECTION
                    (DIRECTION
                                  ),
   .LOAD
                 (LOAD
                           ),
   .MOVE
                      (MOVE
                                  ),
   .DELAY_OB
                    (DELAY_OB
                                  ));
```

#### 7.9 GTP\_OSC\_E2

#### 7.9.1 Description of Functionality

GTP\_OSC\_E2 provides users with a configurable output clock. The structure block diagram is shown below.



Figure 7-12 GTP\_OSC\_E2 Structure Block Diagram



#### 7.9.2 Port Description

Table 7-14 GTP\_OSC\_E2 Port Description

| Port   | Direction | Function Description                                                                                 |
|--------|-----------|------------------------------------------------------------------------------------------------------|
| CLKOUT | Output    | Output clock for user, with output frequency configured by CLK_DIV, through the global clock network |
| CLKCRC | Output    | Output clock, default frequency of 2.08MHz, provides clock for GTP_RBCRC                             |
| EN_N   | Input     | OSC output enable signal; when it is 1'b1, OSC is disabled; when it is 1'b0, OSC is enabled          |

### 7.9.3 Paramater Description

Table 7-15 GTP\_OSC\_E2 Parameter Description

| Parameter<br>Name | Valid Values       | Defaults | <b>Function Description</b>                                                    |
|-------------------|--------------------|----------|--------------------------------------------------------------------------------|
| CLK_DIV           | 0-127              | 0        | Clock division factor setting, valid values are 0–127                          |
| USER_DIV_EN       | "TRUE",<br>"FALSE" | "TRUE"   | User division parameter CLK_DIV enable; "TRUE" for enable; "FALSE" for disable |

### 7.9.4 Functional Description

Provide user-configurable output clock, which can serve as an input source for the global clock. The correspondence between the output clock and CLK\_DIV is as follows:

Table 7-16 GTP\_OSC\_E2 Division Factor and Output Clock Relationship

| CLK_DIV | CLKOUT(MHz) |
|---------|-------------|
| 0       | 266/128     |
| 1       | 266/2       |
| 2       | 266/2       |
| 3       | 266/3       |
|         |             |
| 125     | 266/125     |
| 126     | 266/126     |
| 127     | 266/127     |

### 7.9.5 Instantiation template

```
GTP_OSC_E2
#(

.CLK_DIV (0 ),

.USER_DIV_EN ("TRUE")
) GTP_OSC_E2_inst (
```

(UG030008, V1.2) 136 / 161



```
.CLKOUT (CLKOUT ),
.EN_N (EN_N ),
.CLKCRC (CLKCRC ));
```

#### 7.10 GTP\_PLL\_E2

#### 7.10.1 Description of Functionality

GTP\_PLL\_E2 mainly implements frequency division, frequency multiplication, and phase adjustment. This GTP supports dynamic selection of input clock, internal and external feedback modes, dynamic reconfiguration, and output clock gating. The structure block diagram is shown below.



Figure 7-13 GTP\_PLL\_E2 Structure Block Diagram

(UG030008, V1.2) 137 / 161



# 7.10.2 Port Description

Table 7-17 GTP\_PLL\_E2 Port Description

| Port Signal   | Direction | Function Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|---------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CLKOUT        | Output    | PLL reference clock output; reference clock enters the PLL and is directly bypassed output (Bypass PLL) without going through the input clock divider, PFD, CP, LPF, VCO, and output divider;                                                                                                                                                                                                                                                                    |  |
| CLKOUT0       | Output    | First PLL output clock, with phase adjustment function;                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| CLKOUT1       | Output    | Second PLL output clock, with phase adjustment function;                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| CLKOUT2       | Output    | Third PLL output clock, with phase adjustment function;                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| CLKOUT3       | Output    | Fourth PLL output clock, with phase adjustment function;                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| PHASE_SOURCE  | Output    | Indication signal for the source of dynamic phase adjustment control signal; 1'b0: Indicates that the control signal comes from the APB interface. 1'b1: Indicates that the control signal comes from dynamic ports CPHASE_STEP_N, LOAD_PHASE, PHASE_SEL, PHASE_DIR, and PHASE_STEP_N. If the user didn't choose a dynamic port, the register with the APB interface will be used by default for dynamic phase adjustment settings.                              |  |
| LOCK          | Output    | An asynchronous PLL frequency lock indication signal; when the signal goes high, it indicates that the PLL feedback clock signal is locked to the input clock signal; when the clock recovers from a lost or unstable state, PLL needs to be reset via the reset pin RST                                                                                                                                                                                         |  |
| CLKIN1        | Input     | PLL reference input clock 1;                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| CLKIN2        | Input     | PLL reference input clock 2;                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| CLKFB         | Input     | PLL feedback clock input;                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| CLKIN_SEL     | Input     | The input clock selection signal, which selects either of the input reference clocks CLKIN1 and CLKIN2 as the input clock for the input divider; selects CLKIN1 when it is 1'b0 and selects CLKIN2 when it is 1'b1                                                                                                                                                                                                                                               |  |
| PFDEN         | Input     | PFD enable signal for the PLL; 1'b0 indicates that the PFD is disabled, and 1'b1 indicates that the PFD is enabled; PFDEN is an optional signal, and the user can decide whether PFDEN is effective through the static configuration parameter PFDEN_EN. Note that after PFD is turned off, the LOCK signal still maintains a high level for a period of time before pulling down, during which there will still be clock output, but the clock will be unstable |  |
| PHASE_SEL     | Input     | Select any PLL output clock for phase adjustment; 2'b00: Selects CLKOUT0, 2'b01: Selects CLKOUT3, 2'b10: Selects CLKOUT2, 2'b11: Selects CLKOUT1;                                                                                                                                                                                                                                                                                                                |  |
| PHASE_DIR     | Input     | Select the direction for dynamic phase fine adjustment; 1'b0: lag shift, 1'b1: lead shift;                                                                                                                                                                                                                                                                                                                                                                       |  |
| PHASE_STEP_N  | Input     | Dynamic phase fine adjustment trigger signal; with each trigger, the output clock phase is adjusted by 1/8 Tvco                                                                                                                                                                                                                                                                                                                                                  |  |
| LOAD_PHASE    | Input     | Load signal for the current phase fine adjustment value of the selected channel, pulse signal, active-high;                                                                                                                                                                                                                                                                                                                                                      |  |
| CPHASE_STEP_N | Input     | Dynamic phase coarse adjustment trigger signal; each trigger increments the counter by +1, adjusting the output clock phase by n*Tvco, where n*Tvco is set through phase coarse static configuration;                                                                                                                                                                                                                                                            |  |
| CLKOUT0_SYN   | Input     | CLKOUT0 output clock enable control; active high. The signal is active when the user sets CLKOUT0_SYN_EN to "TRUE." If the user sets the CLKOUT0 output as active, or if there is no requirement for the signal CLKOUT0_SYN, the CLKOUT0 output clock is always active unless the PLL is in Standby mode.                                                                                                                                                        |  |
| CLKOUT1_SYN   | Input     | CLKOUT1 clock output enable control; active high; its function is the same                                                                                                                                                                                                                                                                                                                                                                                       |  |

(UG030008, V1.2) 138 / 161



| Port Signal | Direction | Function Description                                                                                                                                                                                                                                                                                                                                                |  |  |
|-------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|             |           | as CLKOUT0_SYN                                                                                                                                                                                                                                                                                                                                                      |  |  |
| CLKOUT2_SYN | Input     | CLKOUT2 clock output enable control; active high; its function is the same as CLKOUT0_SYN                                                                                                                                                                                                                                                                           |  |  |
| CLKOUT3_SYN | Input     | CLKOUT3 clock output enable control; active high; its function is the same as CLKOUT0_SYN                                                                                                                                                                                                                                                                           |  |  |
| STDBY       | Input     | Standby mode control signal; active high; turns off all PLL modules; the STDBY signal can be controlled via user logic or the Power Controller module. The STDBY signal is optional and is controlled by the configuration bit STDBY_EN. It is active when set to "TRUE" and inactive when set to "FALSE."                                                          |  |  |
| PLL_PWD     | Input     | PLL Power Down; active high; disable modules except for the LDO;                                                                                                                                                                                                                                                                                                    |  |  |
| RST         | Input     | The PLL reset signal, active high; this signal resets the VCO, PFD, CP, LPF, and all clock dividers, including input dividers and output dividers. The reset signal will pull down the PLL output directly to ground. After the reset is released, the PLL starts to enter the lock state, and the PLL frequency lock is completed after the tLOCK (PLL lock time). |  |  |
| RSTODIV     | Input     | PLL reset signal, active high; this signal can reset the VCO, PFD, CP, LPF, and all dividers except the input divider; the reset signal cannot reset the reference input divider; after reset release, the PLL begins to enter the lock state and completes frequency lock after the tLOCK (PLL lock time).                                                         |  |  |
| RSTODIV2    | Input     | PLL reset signal only to reset the output divider of CLKOUT2; active high. If the CLKOUT2 output is used in the PLL feedback path, it is recommended to use the RST or RSTODIV signal to reset the PLL, rather than the RSTODIV2 reset signal                                                                                                                       |  |  |
| RSTODIV3    | Input     | PLL reset signal only to reset the output divider of CLKOUT3; active high. If the CLKOUT3 output is used in the PLL feedback path, it is recommended to use the RST or RSTODIV signal to reset the PLL, rather than the RSTODIV3 reset signal                                                                                                                       |  |  |
| APB_CLK     | Input     | PLL APB interface bus clock;                                                                                                                                                                                                                                                                                                                                        |  |  |
| APB_RST_N   | Input     | PLL APB interface bus asynchronous reset signal, active low;                                                                                                                                                                                                                                                                                                        |  |  |
| APB_ADDR    | Input     | PLL APB interface bus address;                                                                                                                                                                                                                                                                                                                                      |  |  |
| APB_SEL     | Input     | PLL APB interface bus select signal to select the slave device, active high;                                                                                                                                                                                                                                                                                        |  |  |
| APB_EN      | Input     | The PLL APB port bus enable signal, which indicates the second and subsequent cycles of transmission, active high;                                                                                                                                                                                                                                                  |  |  |
| APB_WRITE   | Input     | PLL APB interface bus write enable signal; 1'b0: read operation, 1'b0: write operation;                                                                                                                                                                                                                                                                             |  |  |
| APB_WDATA   | Input     | PLL APB interface bus data input;                                                                                                                                                                                                                                                                                                                                   |  |  |

# 7.10.3 Paramater Description

Table 7-18 GTP\_PLL\_E2 Parameter Description

| Parameter Name | Valid Values       | Defaults Function Description                                                                  |                                                                                                                       |  |
|----------------|--------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|
| CLKIN_FREQ     | 10~500             | 50 Input Clock Frequency                                                                       |                                                                                                                       |  |
| PFDEN_EN       | "FALSE",<br>"TRUE" | "FALSE"                                                                                        | PFDEN signal enable configuration; LSE" "FALSE": PFDEN signal input is invalid; "TRUE": PFDEN signal input is active; |  |
| PFDEN_APB_EN   | "FALSE",<br>"TRUE" | "FALSE" PLL PFD enable signal source configura "FALSE": from port; "TRUE": from APB interface; |                                                                                                                       |  |
| LOCK_MODE      | 1'b0~1'b1          | 1'b0 PLL frequency detection mode configuration;                                               |                                                                                                                       |  |

(UG030008, V1.2) 139 / 161



| Parameter Name                          | Valid Values | Defaults | Function Description                                                      |  |
|-----------------------------------------|--------------|----------|---------------------------------------------------------------------------|--|
|                                         |              |          | 1'b0: real-time monitoring mode;                                          |  |
|                                         |              |          | 1'b1: hold mode                                                           |  |
| STATIC DATIO                            | 1~50         | 1        | The division ratio configuration of the input                             |  |
| STATIC_RATIOI                           | 1~30         | 1        | clock divider;                                                            |  |
| STATIC_RATIO0                           | 1~128        | 1        | The division ratio configuration of the                                   |  |
| 511110_1011100                          | 1 120        | 1        | CLKOUT0 divider;                                                          |  |
| STATIC_RATIO1                           | 1~128        | 1        | The division ratio configuration of the                                   |  |
|                                         |              |          | CLKOUT1 divider; The division ratio configuration of the                  |  |
| STATIC_RATIO2                           | 1~128        | 1        | CLKOUT2 divider;                                                          |  |
| CTATIC DATE                             | 1 120        |          | The division ratio configuration of the                                   |  |
| STATIC_RATIO3                           | 1~128        | 1        | CLKOUT3 divider;                                                          |  |
|                                         |              |          | The division ratio configuration of the                                   |  |
| STATIC_RATIOF                           | 1~128        | 1        | feedback divider;                                                         |  |
|                                         |              |          | Integer divider: 1~128                                                    |  |
|                                         |              |          | Fractional divider: 7~120 Fractional Division function enable;            |  |
|                                         | "FALSE",     |          | "FALSE": fractional division function                                     |  |
| FRACN_EN                                | "TRUE"       | "FALSE"  | disabled;                                                                 |  |
|                                         |              |          | "TRUE": fractional division function enabled;                             |  |
| FRACN_DIV                               | 0~65535      | 0        | Fractional division fraction configuration;                               |  |
|                                         |              |          | Source configuration for control signal of                                |  |
| PHASE_APB_EN                            | "FALSE",     | "FALSE"  | dynamic phase adjustment;                                                 |  |
| THASE_ALD_EN                            | "TRUE"       | TALSE    | "FALSE": from port;                                                       |  |
|                                         |              |          | "TRUE": from APB interface;                                               |  |
| STATIC_PHASE0                           | 0~7          | 0        | CLKOUT0 phase fine adjustment static                                      |  |
|                                         |              |          | configuration parameter  CLKOUT1 phase fine adjustment static             |  |
| STATIC_PHASE1                           | 0~7          | 0        | configuration parameter                                                   |  |
| GENERAL DAY 1 GEN                       | 0.7          |          | CLKOUT2 phase fine adjustment static                                      |  |
| STATIC_PHASE2                           | 0~7          | 0        | configuration parameter                                                   |  |
| STATIC_PHASE3                           | 0~7          | 0        | CLKOUT3 phase fine adjustment static                                      |  |
| STATIC_THASES                           | 0~7          | U        | configuration parameter                                                   |  |
| STATIC_CPHASE0                          | 0~127        | 0        | CLKOUT0 phase coarse adjustment static                                    |  |
| _                                       |              |          | configuration parameter                                                   |  |
| STATIC_CPHASE1                          | 0~127        | 0        | CLKOUT1 phase coarse adjustment static configuration parameter            |  |
|                                         |              |          | CLKOUT2 phase coarse adjustment static                                    |  |
| STATIC_CPHASE2                          | 0~127        | 0        | configuration parameter                                                   |  |
| CTATIC CDITAGE?                         | 0 127        | 0        | CLKOUT3 phase coarse adjustment static                                    |  |
| STATIC_CPHASE3                          | 0~127        | 0        | configuration parameter                                                   |  |
|                                         |              |          | VCO clock bypass configuration (MUXA0                                     |  |
| VCOCLK_BYPASS0                          | "FALSE",     | "FALSE"  | configuration bit);                                                       |  |
|                                         | "TRUE"       |          | "FALSE": select VCO clock;                                                |  |
|                                         |              |          | "TRUE": select PLL reference clock; VCO clock bypass configuration (MUXB0 |  |
|                                         | "FALSE",     |          | configuration bit);                                                       |  |
| VCOCLK_BYPASS1                          | "TRUE"       | "FALSE"  | "FALSE": select VCO clock;                                                |  |
|                                         |              |          | "TRUE": select PLL reference clock;                                       |  |
|                                         |              |          | VCO clock bypass configuration (MUXC0                                     |  |
| VCOCLK_BYPASS2                          | "FALSE",     | "FALSE"  | configuration bit);                                                       |  |
| 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | "TRUE"       |          | "FALSE": select VCO clock;                                                |  |
|                                         |              |          | "TRUE": select PLL reference clock; VCO clock bypass configuration (MUXD0 |  |
| VCOCLK_BYPASS3                          | "FALSE",     | "FALSE"  | configuration bit);                                                       |  |
| . Joeli_Biiribbb                        | "TRUE"       |          | "FALSE": select VCO clock;                                                |  |
|                                         | I            | 1        | 1                                                                         |  |



| Parameter Name   | Valid Values | Defaults | Function Description                                                                                            |  |
|------------------|--------------|----------|-----------------------------------------------------------------------------------------------------------------|--|
|                  |              |          | "TRUE": select PLL reference clock;                                                                             |  |
|                  |              |          | MUXA1 configuration in front of the                                                                             |  |
|                  |              |          | CLKOUTO divider;                                                                                                |  |
|                  |              |          | 0: select the output of MUXA0;                                                                                  |  |
| ODIV0_CLKIN_SEL  | 0~3          | 0        | 1: select the output of CLKOUT3 divider;                                                                        |  |
|                  |              |          | 2: select the output of CLKOUT1 divider;                                                                        |  |
|                  |              |          | 3: select the output of CLKOUT2 divider;                                                                        |  |
|                  |              |          | MUXB1 configuration in front of the                                                                             |  |
|                  |              |          | CLKOUT1 divider;                                                                                                |  |
| ODIVI CLVIN CEL  | 0~3          |          | 0: select the output of MUXB0;                                                                                  |  |
| ODIV1_CLKIN_SEL  | 0~3          | 0        | 1: select the output of CLKOUT0 divider;                                                                        |  |
|                  |              |          | 2: select the output of CLKOUT3 divider;                                                                        |  |
|                  |              |          | 3: select the output of CLKOUT2 divider;                                                                        |  |
|                  |              |          | MUXC1 configuration in front of the                                                                             |  |
|                  |              |          | CLKOUT2 divider;                                                                                                |  |
| ODIV2_CLKIN_SEL  | 0~3          | 0        | 0: select the output of MUXC0;                                                                                  |  |
| ODIVZ_CERII\_SEE | 03           |          | 1: select the output of CLKOUT0 divider;                                                                        |  |
|                  |              |          | 2: select the output of CLKOUT1 divider;                                                                        |  |
|                  |              |          | 3: select the output of CLKOUT3 divider;                                                                        |  |
|                  |              |          | MUXD1 configuration in front of the                                                                             |  |
|                  |              |          | CLKOUT3 divider;                                                                                                |  |
| ODIV3_CLKIN_SEL  | 0~3          | 0        | 0: select the output of MUXD0;                                                                                  |  |
|                  |              |          | 1: select the output of CLKOUT0 divider;                                                                        |  |
|                  |              |          | 2: select the output of CLKOUT1 divider;                                                                        |  |
|                  |              |          | 3: select the output of CLKOUT2 divider;                                                                        |  |
|                  |              |          | MUXA2 configuration behind the CLKOUT0                                                                          |  |
|                  |              |          | divider;                                                                                                        |  |
| CL KOLITO CEL    | 0.4          |          | 0: select the output of the CLKOUT0 divider;                                                                    |  |
| CLKOUT0_SEL      | 0~4          | 0        | 1: select the output of the CLKOUT1 divider;                                                                    |  |
|                  |              |          | <ul><li>2: select the output of the CLKOUT2 divider;</li><li>3: select the output of CLKOUT3 divider;</li></ul> |  |
|                  |              |          | 4: select PLL reference clock;                                                                                  |  |
|                  |              |          | MUXB2 configuration behind the CLKOUT1                                                                          |  |
|                  |              |          | divider;                                                                                                        |  |
|                  |              |          | 0: select the output of the CLKOUT1 divider;                                                                    |  |
| CLKOUT1_SEL      | 0~4          | 0        | 1: select the output of the CLKOUT2 divider;                                                                    |  |
| 02110 0 11_022   |              |          | 2: select the output of CLKOUT3 divider;                                                                        |  |
|                  |              |          | 3: select the output of the CLKOUT0 divider;                                                                    |  |
|                  |              |          | 4: select PLL reference clock;                                                                                  |  |
|                  |              |          | MUXC2 configuration behind the CLKOUT2                                                                          |  |
|                  |              |          | divider;                                                                                                        |  |
|                  |              |          | 0: select the output of the CLKOUT2 divider;                                                                    |  |
| CLKOUT2_SEL      | 0~4          | 0        | 1: select the output of CLKOUT3 divider;                                                                        |  |
|                  |              |          | 2: select the output of the CLKOUT0 divider;                                                                    |  |
|                  |              |          | 3: select the output of the CLKOUT1 divider;                                                                    |  |
|                  |              |          | 4: select PLL reference clock;                                                                                  |  |
|                  |              |          | MUXD2 configuration behind the CLKOUT3                                                                          |  |
|                  |              |          | divider;                                                                                                        |  |
|                  |              |          | 0: select the output of the CLKOUT3 divider;                                                                    |  |
| CLKOUT3_SEL      | 0~4          | 0        | 1: select the output of CLKOUT0 divider;                                                                        |  |
|                  |              |          | 2: select the output of CLKOUT1 divider;                                                                        |  |
|                  |              |          | 3: select the output of CLKOUT2 divider;                                                                        |  |
|                  |              |          | 4: select PLL reference clock;                                                                                  |  |
|                  | "FALSE",     |          | Configuration for CLKOUT0_SYN signal                                                                            |  |
| CLKOUT0_SYN_EN   | "TRUE"       | "FALSE"  | enable;                                                                                                         |  |
|                  | *****        |          | "FALSE": CLKOUT0_SYN input is inactive,                                                                         |  |



| Parameter Name | Parameter Name Valid Values Defaults Function Desc |                                                                                                                         | Function Description                                                                                                      |  |
|----------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|
|                |                                                    |                                                                                                                         | "TRUE": CLKOUT0_SYN input is active;                                                                                      |  |
| CLKOUT1_SYN_EN | "FALSE",<br>"TRUE"                                 | "FALSE"                                                                                                                 | Configuration for CLKOUT1_SYN signal enable; "FALSE": CLKOUT1_SYN input is inactive, "TRUE": CLKOUT1_SYN input is active; |  |
| CLKOUT2_SYN_EN | "FALSE",<br>"TRUE"                                 | "FALSE"                                                                                                                 | Configuration for CLKOUT2_SYN signal enable; "FALSE": CLKOUT2_SYN input is inactive, "TRUE": CLKOUT2_SYN input is active; |  |
| CLKOUT3_SYN_EN | "FALSE",<br>"TRUE"                                 | "FALSE"                                                                                                                 | Configuration for CLKOUT3_SYN signal enable; "FALSE": CLKOUT3_SYN input is inactive, "TRUE": CLKOUT3_SYN input is active; |  |
| INTERNAL_FB    | "CLKOUT0" "CLKOUT1" "CLKOUT2" "CLKOUT3" "DISABLE"  | "CLKOUT0"                                                                                                               | Internal feedback path select;                                                                                            |  |
| EXTERNAL_FB    | "CLKOUT0" "CLKOUT1" "CLKOUT2" "CLKOUT3" "DISABLE"  | "DISABLE"                                                                                                               | External feedback path select;                                                                                            |  |
| BANDWIDTH      | "LOW", "HIGH"<br>"OPTIMIZED"                       | "OPTIMIZED"                                                                                                             | Bandwidth select configuration;                                                                                           |  |
| STDBY_EN       | "FALSE",<br>"TRUE"                                 | "FALSE"                                                                                                                 | STDBY signal enable configuration; "FALSE": STDBY input is inactive, "TRUE": STDBY input is active;                       |  |
| RST_INNER_EN   | "FALSE",<br>"TRUE"                                 | Reset signal RST enable configuration; "TRUE" "FALSE": RST input is inactive, "TRUE": RST input is active;              |                                                                                                                           |  |
| RSTODIV_EN     | "FALSE",<br>"TRUE"                                 | "TRUE"  Reset signal RSTODIV enable configu "FALSE": RSTODIV input is inactive, "TRUE": RSTODIV input is active;        |                                                                                                                           |  |
| RSTODIV2_EN    | "FALSE",<br>"TRUE"                                 | "FALSE" Reset signal RSTODIV2 enable configur "FALSE": RSTODIV2 input is inactive, "TRUE": RSTODIV2 input is active;    |                                                                                                                           |  |
| RSTODIV3_EN    | "FALSE",<br>"TRUE"                                 | "FALSE" Reset signal RSTODIV3 enable configurate "FALSE": RSTODIV3 input is inactive, "TRUE": RSTODIV3 input is active; |                                                                                                                           |  |

# 7.10.4 Functional Description

For detailed information on GTP\_PLL\_E2, please refer to the "UG030003\_Compa Family CPLD Clock Resources (Clock & PLL) User Guide".

(UG030008, V1.2) 142 / 161



### **Chapter 8 Embedded Hard Core GTP**

#### 8.1 GTP\_I2C

#### 8.1.1 Description of Functionality

GTP\_I2C will be mapped as an I<sup>2</sup>C hard core. GTP\_I2C supports Fast/Standard mode I<sup>2</sup>C bus protocol with up to 400 kHz data transfer rate. It supports master/slave operations, synchronisation, arbitration, clock stretching, 7-bit/10-bit addressing, all call addressing, soft reset, start byte, device identification, interrupts, and other functions. The structure block diagram is shown below.



Figure 8-1 GTP\_I2C Structure Block Diagram

#### 8.1.2 Port Description

Table 8-1 GTP\_I2C Port Description

| Port  | Direction | Function Description                                                                                                                                                                 |  |
|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SCL_I | Input     | Serial clock input, with a maximum frequency of 400KHz In slave mode, the minimum frequency ratio of pclk to scl is 25:1. For an scl of 400KHz, the minimum pclk frequency is 10MHz. |  |
| SCL_O | Output    | Serial clock output, with a maximum frequency of 400KHz                                                                                                                              |  |
| SDA_I | Input     | Serial data input                                                                                                                                                                    |  |
| SDA_O | Output    | Serial data output                                                                                                                                                                   |  |
| IRQ   | Output    | Interrupt request                                                                                                                                                                    |  |

### 8.1.3 Paramater Description

Table 8-2 GTP\_I2C Parameter Description

| Parameter Name | Valid Values | Defaults | <b>Function Description</b> |
|----------------|--------------|----------|-----------------------------|
| I2C_NUM        | 0, 1         | 0        | User called I2C number      |



#### 8.1.4 Functional Description

GTP\_I2C must be used in conjunction with GTP\_APB. When implementing different functions of the I<sup>2</sup>C hard core, users must operate registers through the APB interface. For detailed instructions on GTP\_I2C, please refer to "UG030007\_Compa Family CPLD Embedded Hard Core User Guide".

# 8.1.5 Instantiation template

```
GTP_I2C #(

.I2C_NUM (0) // 0 1 available
) GTP_I2C_inst (

.SCL_I (SCL_I),

.SCL_O (SCL_O),

.SDA_I (SDA_I),

.SDA_O (SDA_O),

.IRQ (IRQ)
);
```

#### **8.2 GTP SPI**

# 8.2.1 Description of Functionality

GTP\_SPI will be mapped as an SPI hard core. GTP\_SPI can be used as a universal SPI interface in conjunction with GTP\_APB. Users can implement master mode, slave mode, and interrupt function by operating registers through the APB interface. The structure block diagram is shown below.



Figure 8-2 GTP\_SPI Structure Block Diagram

(UG030008, V1.2)



### 8.2.2 Port Description

Table 8-3 GTP\_SPI Port Description

| Port      | Direction | Function Description                                                                                                                                    |  |
|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SCK_OE_N  | Output    | Serial clock output enable, active low                                                                                                                  |  |
| SCK_I     | Input     | Serial clock input The maximum frequency ratio between slave mode sck and pclk: Write: 45:100 Write Before Read: 2.5:100 Write Before Fast Read: 15:100 |  |
| SCK_O     | Output    | Serial clock output, with a maximum frequency of 50MHz                                                                                                  |  |
| SS_O_N    | Output    | Chip select output, active low                                                                                                                          |  |
| SS_I_N    | Input     | Chip select input, active low                                                                                                                           |  |
| MISO_OE_N | Output    | Slave output enable, active low                                                                                                                         |  |
| MISO_I    | Input     | Master input                                                                                                                                            |  |
| MISO_O    | Output    | Slave output                                                                                                                                            |  |
| MOSI_OE_N | Output    | Master output enable, active low                                                                                                                        |  |
| MOSI_I    | Input     | Slave input                                                                                                                                             |  |
| MOSI_O    | Output    | Master output                                                                                                                                           |  |
| IRQ       | Output    | Interrupt request                                                                                                                                       |  |

# 8.2.3 Functional Description

For usage methods and register details of GTP\_SPI, please refer to "UG030007\_Compa Family CPLD Embedded Hard Core User Guide".

```
GTP_SPI GTP_SPI_inst
```

8.2.4 Instantiation template

.SCK\_OE\_N (SCK\_OE\_N), .SCK\_I  $(SCK_I),$ . SCK\_O (SCK\_O),  $.SS_O_N$  $(SS_O_N),$  $.SS\_I\_N$  $(SS_I_N),$ .MISO\_OE\_N (MISO\_OE\_N), (MISO\_I), .MISO\_I .MISO\_O (MISO\_O), .MOSI\_OE\_N (MOSI\_OE\_N),

(MOSI\_I),

.MOSI\_I

(UG030008, V1.2) 145 / 161



 $.MOSI\_O \qquad \qquad (MOSI\_O), \\ .IRQ \qquad \qquad (IRQ));$ 

### 8.3 GTP\_TIMER

#### 8.3.1 Description of Functionality

GTP\_TIMER will be mapped as a TIMER core. GTP\_TIMER can implement a common 16-bit timing counter module with an independent output comparison unit and Pulse Width Modulation (PWM) function. The structure block diagram is shown below.



Figure 8-3 GTP\_TIMER Structure Block Diagram

### 8.3.2 Port Description

Table 8-4 GTP\_TIMER Port Description

| Port  | Direction | Function Description                                                                  |  |
|-------|-----------|---------------------------------------------------------------------------------------|--|
| RST_N | Input     | Asynchronous reset, active low                                                        |  |
| CLK   | Input     | Timing clock, with the maximum frequency of 4MHz pclk and clk are asynchronous clocks |  |
| STAMP | Input     | Time stamp collection Pulse signal                                                    |  |
| PWM   | Output    | Pulse width modulation                                                                |  |
| IRQ   | Output    | Interrupt request                                                                     |  |

#### 8.3.3 Functional Description

When using the TIMER hard core, users need to instantiate the corresponding GTP\_TIMER, which should be used in conjunction with GTP\_APB. For detailed instructions on GTP\_TIMER, please refer to "UG030007\_Compa Family CPLD Embedded Hard Core User Guide".

(UG030008, V1.2) 146 / 161



### 8.3.4 Instantiation template

```
GTP_TIMER
               GTP_TIMER_inst
(
    .RST_N
                  (rst_sys_n),
    .CLK
                 (clk
                               ),
    .STAMP
                 (stamp
                           ),
    .PWM
                 (pwm
                           ),
    .IRQ
                 (irq_timer
);
```

# 8.4 GTP\_POWERCTL

# 8.4.1 Description of Functionality

The power consumption controller GTP\_POWERCTL can put the device into low power mode; it can control the POR circuit, Bandgap circuit, and logic modules to enter a standby state, thus reducing power consumption. The structure block diagram is shown below.



Figure 8-4 GTP\_POWERCTL Structure Block Diagram

### 8.4.2 Port Description

Table 8-5 GTP\_POWERCTL Port Description

| Port       | Direction | Function Description                                                                                                                                                                                                                                        |  |
|------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CLK        | Input     | External input clock, with a maximum frequency of 50MHz                                                                                                                                                                                                     |  |
| STDBY_EN_N | Input     | Standby enable, active low Enter the shutdown process from operating mode to standby mode, starting from the falling edge of standby enable. Enter the wake-up process from standby mode to operating mode, starting from the rising edge of standby enable |  |
| TIMER_EN_N | Input     | Timer enable, active low Pulse signal, for starting the timer counting                                                                                                                                                                                      |  |

(UG030008, V1.2) 147 / 161



| Port        | Direction | Function Description                                                           |  |
|-------------|-----------|--------------------------------------------------------------------------------|--|
| CLR_N Input |           | Standby complete, active low                                                   |  |
|             | Γ         | Pulse signal, for clearing the standby flag after wake-up                      |  |
|             |           | Stop                                                                           |  |
| STOP        | Output    | Used for standby preparation. User logic prepares for standby by shutting down |  |
|             |           | signals such as the clock                                                      |  |
|             |           | Standby                                                                        |  |
| STDBY       | Output    | Global signal, output via SRB to user logic, IO PAD, and PLL. Used for         |  |
|             |           | controlling logic circuits to enter standby mode                               |  |
| STDBY_FLG   | Output    | Standby flag                                                                   |  |
| SIDDI_FLU   |           | Indicates that the device is in standby mode                                   |  |

### 8.4.3 Functional Description

GTP\_POWERCTL controls the device to work or standby through switching between different modes, as shown in the timing diagram below.



Figure 8-5 GTP\_POWERCTL Timing Diagram

#### Shutdown:

When the standby enable STDBY

- 6. EN\_N changes to active from inactive, the power controller enters shutdown mode from operating mode:
  - 1) Generates a standby flag STDBY\_FLG, indicating that the device is in standby mode.
  - 2) Generates a standby preparation STOP, where user logic prepares for standby through signals like shutdown clock.
- 7. The timer enable TIMER\_EN\_N pulse becomes active, starting the timer counting.
- 8. After counting 256 clock cycles by the timer:
  - 1) Generates a global standby signal which is outputted via SRB to user logic, IO PAD, OSC, and PLL for controlling logic circuits to enter standby mode.
  - 2) Shuts down the band gap circuit and the power-up reset circuit. When the band gap circuit is shut down, the power-up reset circuit and analogue circuits (PLL, OSC) are also shut down.

(UG030008, V1.2) 148 / 161



Wake-up:

- 9. When the standby enable STDBY\_EN\_N changes from active to inactive, the power controller enters wake-up mode from standby mode:
  - 1) Clears standby preparation STOP.
  - 2) Turns on the band gap circuit.
- 10. After the band gap circuit stabilises, the global standby signal is cleared, and the power controller enters operating mode from wake-up mode.
- 11. After entering the operating mode, the user logic generates a standby end pulse:
  - 1) Turns on the power-up reset circuit.
  - 2) Clears the standby flag STDBY\_FLG.

#### 8.4.4 Instantiation template

```
GTP_POWERCTL
                 GTP_POWERCTL_inst
(
   .STDBY_EN_N
                     (STDBY_EN_N
   .CLK
                   (CLK
                                     ),
   .TIMER_EN_N
                     (TIMER_EN_N
                                       ),
   .CLR_N
                     (CLR_N
                                   ),
   .STOP
                   (STOP
   .STDBY
                     (STDBY
                                   ),
   .STDBY_FLG
                     (STDBY_FLG
                                   )
);
```

### 8.5 GTP\_BANKCTL

# 8.5.1 Description of Functionality

GTP\_BANKCTL supports dynamic enabling and disabling true differential outputs in BANK0 and differential input I/O in BANK0-5, to save power. The structure block diagram is shown below.



Figure 8-6 GTP\_BANKCTL Structure Block Diagram

(UG030008, V1.2)



# 8.5.2 Port Description

### Table 8-6 GTP\_BANKCTL Port Description

| Port       | Direction | <b>Function Description</b>                         |  |
|------------|-----------|-----------------------------------------------------|--|
| OE N Input |           | Disable or enable true differential output in bank0 |  |
| OL_IV      | Input     | 0: Enable output; 1: Disable output                 |  |
| IE N Insut |           | Disable or enable differential input in banks 0-5   |  |
| IE_N       | Input     | 0: Enable input; 1: Disable input                   |  |

# 8.5.3 Paramater Description

Table 8-7 GTP\_BANKCTL Parameter Description

| Parameter Name | Valid Values                                | Defaults | <b>Function Description</b>                                       |
|----------------|---------------------------------------------|----------|-------------------------------------------------------------------|
| DIFFO_DYN_EN   | "FALSE","TRUE"                              | "FALSE"  | Differential output dynamic control. TRUE: Enable; FALSE: Disable |
| DIFFI_DYN_EN   | "FALSE", "TRUE"                             | "FALSE"  | Differential input dynamic control. TRUE: Enable; FALSE: Disable  |
| BANK_LOC       | "BK0", "BK1", "BK2", "BK3",<br>"BK4", "BK5" | "BK0"    | Specify bank location                                             |

# 8.5.4 Functional Description

GTP\_BANKCTL is only effective when differential I/O is used in the application.

# 8.5.5 Instantiation template

```
GTP_BANKCTL GTP_BANKCTL_inst (

.OE_N (OE_N),

.IE_N (IE_N )
);
```

(UG030008, V1.2) 150 / 161



# **Chapter 9 Other GTPs**

### 9.1 GTP\_DLL\_E1

### 9.1.1 Description of Functionality

GTP\_DLL\_E1 is mainly used to dynamically lock the frequency of the input reference clock and output the number of delay steps equivalent to a quarter of the clock cycle. The delay step can be used to track changes in temperature and voltage in real time.

#### 9.1.2 Port Description

Table 9-1 GTP\_DLL\_E1 Port Description

| Port        | Direction | Function Description                              |  |
|-------------|-----------|---------------------------------------------------|--|
| CLKIN       | Input     | Clock input from pin                              |  |
| UPDATE_N    | Input     | Request to update DLL's delay step (active-low)   |  |
| RST         | Input     | Active-high reset signal                          |  |
| PWD         | Input     | Low power control signal, active high             |  |
| DELAY_STEP  | Output    | DLL output delay steps controlled by UPDATE_N     |  |
| DELAY_STEP1 | Output    | DLL output delay steps not controlled by UPDATE_N |  |
| LOCK        | Output    | LOCK flag signal. 1 indicates that it is locked   |  |

### 9.1.3 Paramater Description

Table 9-2 GTP\_DLL\_E1 Parameter Description

| Parameter Name    | Valid Values                  | Defaults | <b>Function Description</b>                     |
|-------------------|-------------------------------|----------|-------------------------------------------------|
| GRS_EN            | "TRUE", "FALSE"               | "TRUE"   | Global reset enable signal                      |
| FAST_LOCK         | "TRUE", "FALSE"               | "TRUE"   | DLL LOCK mode select                            |
| DELAY_STEP_OFFSET | -4, -3, -2, -1, 0, 1, 2, 3, 4 | 0        | Static fine adjustment of DLL output DELAY_STEP |

#### 9.1.4 Functional Description

GTP\_DLL\_E1 must be used in conjunction with GTP\_IOCLKDELAY, which employs the delay step outputted by GTP\_DLL\_E1 to accomplish a 1/4 cycle delay of the input clock signal for proper data sampling; the ISERDES in the IOL will use this GTP\_IOCLKDELAY delay step to generate a clock phase-shifted by 90 degrees with the data.

(UG030008, V1.2) 151 / 161



# 9.2 GTP\_GRS

# 9.2.1 Description of Functionality

This GTP is used to control the global reset signal and must be instantiated during simulation.

# 9.2.2 Port Description

Table 9-3 GTP\_GRS Port Description

| Port  | Direction | <b>Function Description</b> |
|-------|-----------|-----------------------------|
| GRS_N | Input     | Global reset                |

# 9.2.3 Instantiation template

```
GTP_GRS GRS_INST(

.GRS_N (grs_n)
);
```

# 9.3 GTP\_START\_E1

### 9.3.1 Description of Functionality

This GTP describes the process of releasing the global signal for the wake-up operation.

# 9.3.2 Port Description

Table 9-4 GTP\_START\_E1 Port Description

| Port        | Direction | <b>Function Description</b>    |
|-------------|-----------|--------------------------------|
| CLK         | Input     | Wake-up clock                  |
| GOE         | Input     | Global I/O output enable       |
| GRS_N       | Input     | Global reset                   |
| GWE_N       | Input     | Memory write enable            |
| WAKEUP_OVER | Output    | Wake-up completion flag signal |

# 9.3.3 Functional Description

Used for wake-up operation and the release of the global signal.

(UG030008, V1.2) 152 / 161



# 9.3.4 Instantiation template

```
GTP_START GTP_START_inst(

.CLK (clk),

.GOE (gouten),

.GRS_N (grs_n),

.GWE (gwe),

.WAKEUP_OVER (wakeup_over)
);
```

# 9.4 GTP\_SCANCHAIN\_E1

# 9.4.1 Description of Functionality

Read the value of the user data register through the JTAG interface.

# 9.4.2 Port Description

Table 9-5 GTP\_SCANCHAIN\_E1 Port Description

| Port     | Direction | <b>Function Description</b>      |
|----------|-----------|----------------------------------|
| TDI      | Input     | Jtag interface, from pad         |
| TDO      | Output    | Jtag interface, output to pad    |
| TMS      | Input     | Jtag interface, from pad         |
| TCK      | Input     | Jtag interface, from pad         |
| RST      | Output    | Jtag soft reset output           |
| CAPDR    | Output    | Jtag Capturedr status indication |
| SHFTDR   | Output    | Shiftdr status indicator         |
| UPDR     | Output    | Updatedr status indicator        |
| JCLK     | Output    | Gate clock for user registers    |
| FLG_USER | Output    | User instruction indicator       |
| TDI_USER | Output    | Input data of user registers     |
| TDO_USER | Input     | Output data of user registers    |
| JRTI     | Output    | Run/test idle status indicator   |
| TCK_USER | Output    | Tck to user                      |
| TMS_USER | Output    | Tms to user                      |

(UG030008, V1.2) 153 / 161



### 9.4.3 Paramater Description

Table 9-6 GTP\_SCANCHAIN\_E1 Parameter Description

| Parameter Name | Valid Values    | Defaults     | <b>Function Description</b> |
|----------------|-----------------|--------------|-----------------------------|
| IDCODE         | 0~32'hffffffff; | 32'haaaa5555 | Device identification code  |
| CHAIN_NUM      | 1, 2, 3, 4      | 1            | User DR number              |

### 9.4.4 Functional Description

Users can use it to read the chip IDCODE, or read/write multiple user logic data register values separately through the JTAG interface.

```
9.4.5 Instantiation template
```

```
GTP_SCANCHAIN
#(
    .IDCODE (32'haaaa5555),
    .CHAIN_NUM (1)
)
GTP_SCANCHAIN_inst(
    .TCK
               (tck),
    .TDI
               (tdi),
    .TMS
               (tms),
    .TDO
               (tdo),
    .CAPDR
               (capture),
    .JCLK
               (jclk),
    .RST
               (rst),
    .FLG_USER
                   (flg_user),
    .SHFTDR (shift),
    .TDI_USER
                   (tdi_user),
    .TMS_USER
                   (tms_user),
    .JRTI
               (jrti),
    .UPDR
                   (update),
    .TDO_USER
                   (tdo_user));
```

(UG030008, V1.2) 154 / 161



# 9.5 GTP\_UDID

# 9.5.1 Description of Functionality

This GTP is used to read the UDID CODE value.

# 9.5.2 Port Description

Table 9-7 GTP\_UDID Port Description

| Port | Direction | <b>Function Description</b>        |
|------|-----------|------------------------------------|
| DI   | Input     | Serial data input                  |
| DO   | Output    | Serial data output                 |
| SE   | Input     | Data shift enable, active high     |
| LOAD | Input     | Load UDID_CODE into Data registers |
| CLK  | Input     | Clock                              |

# 9.5.3 Paramater Description

Table 9-8 GTP\_UDID Parameter Description<sup>1</sup>

| Parameter<br>Name | Valid Values                    | Defaults | <b>Function Description</b>                                               |
|-------------------|---------------------------------|----------|---------------------------------------------------------------------------|
| UDID_CODE         | 0~96' hffff_ffff_ffff_ffff_ffff | 0        | Chip identity code, 96 bits                                               |
| UDID_WIDTH        | 0~32' hffff_ffff                | 64       | Set the valid bit width of UDID_CODE. The UID for Compa device is 64 bits |

Note: 1. The GTP\_UDID parameter is only used for simulation and do not affect the real UID value read back from the chip on the board.

### 9.5.4 Functional Description

Serially output 64-bit UID to the user. The operation timing diagram is as follows.



Figure 9-1 Read UID Timing Diagram

(UG030008, V1.2) 155 / 161



#### 9.5.5 Instantiation template

```
GTP_UDID#(

.UDID_CODE (0),

.UDID_WIDTH(64)
)

GTP_UDID_inst(

.DI (di),

.DO (do),

.LOAD (load),

.SE (se),

.CLK (clk)
);
```

### 9.6 GTP\_RBCRC

### 9.6.1 Description of Functionality

GTP\_RBCRC is used to read back non-DRM data stored in CRAM (excluding DRM initialization data) to calculate the CRC value, compare the calculated CRC value with the value in the RBCRC register and output the comparison result.

The working clock of GTP\_RBCRC comes from OSC, supporting up to 33.25MHz, with a default clock frequency of 2.08MHz, which can be configured through PDS software, as shown in the figure below. At the same time, it is necessary to select the 2nd and 5th options on the [Readback] page. The 2nd option shields the initialisation data of distributed RAM, preventing it from participating in CRC calculations; the 5th option enables the OSC clock.



Figure 9-2 GTP\_RBCRC Working Clock Frequency Configuration Diagram

(UG030008, V1.2) 156 / 161



#### 9.6.2 Port Description

Table 9-9 GTP\_RBCRC Port Description

| Port      | Direction | Function Description                                                                                                                                                                                                                                                                                                                                                      |
|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RST       | Input     | Readback CRC reset signal, active high, used to reset the readback CRC error flag and clear the readback CRC initial value; the module cannot work when RST and START are both active; reset operation can only be performed before the start and after the end of readback CRC, rather than during the readback CRC process (from START going high to VALID going high). |
| START     | Input     | Readback CRC starts, active high; the START signal is invalid during the readback CRC process. A new readback CRC can only be started after one readback cycle is completed                                                                                                                                                                                               |
| ERR       | Output    | Readback CRC error flag, active high                                                                                                                                                                                                                                                                                                                                      |
| VALID     | Output    | Readback CRC information valid flag, active high, indicating readback CRC error flag validity and readback completion                                                                                                                                                                                                                                                     |
| SEC_START | Input     | Readback CRC correction initiation, active high; SEC_START is invalid when there is no readback CRC error. A new readback CRC correction can only be started after the previous readback correction is completed                                                                                                                                                          |
| SEC_OVER  | Output    | Readback CRC correction completion flag, active high, indicating the completion of readback CRC correction                                                                                                                                                                                                                                                                |

### 9.6.3 Functional Description

GTP\_RBCRC is typically used in soft error correction applications. The readback CRC functionality is initiated by taking the START signal high, and after several clock cycles, the VALID signal is taken high, indicating that readback CRC is complete. At this point, the user can check the ERR signal; if ERR is high, soft error correction can be initiated by taking SEC\_START high, and after several clock cycles, SEC\_OVER goes high for one cycle, indicating soft error correction is complete and CRAM is refreshed; if ERR is low, even if SEC\_START is taken high, the soft error correction function will not be initiated. It should be noted that after soft error correction is completed, the readback CRC error flag must be cleared using RST. The timing diagram is shown in the figure below.



Figure 9-3 GTP\_RBCRC Timing Diagram

(UG030008, V1.2)



# 9.6.4 Instantiation template

```
GTP_RBCRC GTP_RBCRC_inst(
   .CLK
                 (CLKCRC),
    .RST
                 (RST),
    .START
                    (START),
    .ERR
                 (ERR),
    .VALID
                    (VALID),
   .SEC\_START
                    (SEC_START),
   .SEC_OVER
                    (SEC_OVER)
);
```

# **9.7 GTP\_APB**

# 9.7.1 Description of Functionality

GTP\_APB can be mapped as an APB bus interface within the chip, allowing the user to perform read and write operations on SPI core, I2C core, TIMER core, and embedded flash. The structure block diagram is shown below.

(UG030008, V1.2) 158 / 161





Figure 9-4 GTP\_APB Structure Block Diagram

# 9.7.2 Port Description

Table 9-10 GTP\_APB Port Description

| Port       | Direction | Function Description                                                             |
|------------|-----------|----------------------------------------------------------------------------------|
| CLK        | Input     | Clock, sampling on the rising edge, with a maximum frequency of 100MHz           |
| RST_N      | Input     | Asynchronous reset, active low                                                   |
| ADDR[4:0]  | Input     | Address Bus                                                                      |
| SEL_CCS    | Input     | Select CCS, active high                                                          |
| SEL_SPI    | Input     | Select SPI, active high                                                          |
| SEL_I2C0   | Input     | Select I2C0, active high                                                         |
| SEL_I2C1   | Input     | Select I2C1, active high                                                         |
| SEL_TIMER  | Input     | Select timer, active high                                                        |
| SEL_PLL0   | Input     | Select PLL0, active high                                                         |
| SEL_PLL1   | Input     | Select PLL1, active high                                                         |
| EN         | Input     | Enable, indicating the second and subsequent cycles of transmission, active high |
| WR         | Input     | Read/Write select. 1'b0: read; 1'b1: write                                       |
| WDATA[7:0] | Input     | Data bus input                                                                   |
| RDATA[7:0] | Output    | Data bus output                                                                  |

(UG030008, V1.2) 159 / 161



| Port    | Direction | Function Description                            |
|---------|-----------|-------------------------------------------------|
| RDY     | Output    | Ready, indicating the end of a normal operation |
| IRQ     | Output    | Master interrupt                                |
| IRQ_CCS | Output    | CCS interrupt                                   |

### 9.7.3 Functional Description

For detailed usage instructions and timing diagrams of GTP\_APB, please refer to "UG030007\_Compa Family CPLD Embedded Hard Core User Guide".

### 9.7.4 Instantiation template

Since the parameters of GTP\_APB are only used for simulation, these parameters do not need to be invoked during instantiation of GTP\_APB, nor do they affect actual function.

```
GTP_APB GTP_APB_inst
(
        .CLK
                        (clk
                                ),
        .RST_N
                    (rst_sys_n
                                ),
        .ADDR
                        (addr
                                    ),
        .SEL_CCS
                        (sel_ccs),
        .SEL_SPI
                        (sel_spi ),
        .SEL_I2C0
                        (sel_i2c0
                                    ),
        .SEL_I2C1
                        (sel_i2c1
                                    ),
        .SEL_TIMER
                        (sel_timer
                                    ),
        .SEL_PLL0 (sel_pll0),
        .SEL_PLL1
                        (sel_pll1),
        .EN
                    (en
                            ),
        .WR
                        (wr
                                ),
        .WDATA
                        (wdata ),
        .RDATA
                        (rdata
                                    ),
        .RDY
                       (rdy
                                  ),
        .IRQ
                        (irq
                                ),
        .IRQ_CCS
                       (irq_ccs
                                  )
);
```

(UG030008, V1.2) 160 / 161



# **Disclaimer**

### **Copyright Notice**

This document is copyrighted by Shenzhen Pango Microsystems Co., Ltd., and all rights are reserved. Without prior written approval, no company or individual may disclose, reproduce, or otherwise make available any part of this document to any third party. Non-compliance will result in the Company initiating legal proceedings.

#### **Disclaimer**

- 1. This document only provides information in stages and may be updated at any time based on the actual situation of the products without further notice. The Company assumes no legal responsibility for any direct or indirect losses caused by improper use of this document.
- 2. This document is provided "as is" without any warranties, including but not limited to warranties of merchantability, fitness for a particular purpose, non-infringement, or any other warranties mentioned in proposals, specifications, or samples. This document does not grant any explicit or implied intellectual property usage license, whether by estoppel or otherwise.
- 3. The Company reserves the right to modify any documents related to its family products at any time without prior notice.

(UG030008, V1.2) 161 / 161